## Industrial Grade -900S series CFast Card **Product Manual** April 17, 2017 www.cactus-tech.com The information in this manual is preliminary and is subject to change without notice. Cactus Technologies ®, Limited shall not be liable for technical or editorial errors or omissions contained herein; nor for incidental or consequential damages resulting from the furnishing, performance, or use of this material. Cactus Technologies® makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Cactus Technologies® assume any liability arising out of the application or use of its products, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Cactus Technologies® products are not designed, intended or authorized for use as components in systems intended for surgical implant into the body or in other applications intended to support or sustain life or for any application where the failure of a Cactus Technologies® product can result in personal injury or death. Users of Cactus Technologies® products for such unintended and unauthorized applications shall assume all risk of such use and shall indemnify and hold Cactus Technologies® and its officers, employees, subsidiaries, affiliates and distributors harmless against all claims, costs, damages, expenses and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended and unauthorized use, even if such claim alleges that Cactus Technologies® was negligent regarding the design or manufacture of the part. All parts of the Cactus Technologies® documentation are protected by copyright law and all rights are reserved. This documentation may not, in whole or in part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without prior consent, in writing, from Cactus Technologies®, Limited. © 2005-2017 Cactus Technologies® Limited. All rights reserved. ## **Table of Contents** | 1.Introduction to Cactus Technologies <sup>8</sup> industrial Grade -9005 Series Chast Products | | |-------------------------------------------------------------------------------------------------|----| | 1.1.Supported Standards | t | | 1.2.Product Features | | | 1.2.1.Host and Technology Independence | θ | | 1.2.2.Defect and Error Management | t | | 1.2.3.Power Supply Requirements | | | 2.Product Specifications | 5 | | 2.1.System Environmental Specifications | | | 2.2.System Power Requirements | | | 2.3.System Performance | | | 2.4.System Reliability | | | 2.5.Physical Specifications | | | 2.5.1.CFast Card Physical Specifications | | | 3.Interface Description. | 12 | | 3.1.CFast Pin Assignments and Pin Type | | | 3.1.1.Optional Write Protect Function | | | 3.2.Electrical Specifications | | | 3.2.1.Absolute Maximum Ratings | | | 3.2.2.DC Characteristics | | | 3.2.3.AC Characteristics | | | | | | 4.ATA Drive Register Set Definition and Protocol | | | 4.1.ATA Task File Definitions | | | 4.1.1.Data Register | | | 4.1.2.Error Register | | | 4.1.3.Feature Register | | | 4.1.4.Sector Count Register | | | 4.1.5.Sector Number (LBA 7-0) Register | 15 | | 4.1.6.Cylinder Low (LBA 15-8) Register | 15 | | 4.1.7.Cylinder High (LBA 23-16) Register | 15 | | 4.1.8.Drive/Head (LBA 27-24) Register | 15 | | 4.1.9.Status Registers | | | 4.1.10.Device Control Register | | | 4.1.11.Drive Address Register | | | 4.1.11.Dilve Address Register | ±/ | | 5.ATA Command Description. | 17 | | 5.1.ATA Command Set | | | 5.1.1.Identify Drive—ECH | 19 | | 6.S.M.A.R.T. Support | 21 | | 6.1.S.M.A.R.T. Enable Operations | | | 6.2.S.M.A.R.T. Disable Operations | 22 | | 6.3.S.M.A.R.T. Enable/Disable Attribute Autosave | | | 6.4.S.M.A.R.T. Read Data | | | 6.5.S.M.A.R.T. Attributes | | | 6.6.S.M.A.R.T. Read Attribute Thresholds | | | 6.7.S.M.A.R.T. Return Status | | | 0.0.0.1.11.17.17.11. 17.cau Lug | | #### Cactus Technologies, Limited | 6.9.S.M.A.R.T. Write Log | 31 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 6.10.S.M.A.R.T. Read Remap Data | 31 | | 6.11.S.M.A.R.T. Read Wear Level Data | 31 | | | | | Appendix A. Ordering Information | 32 | | | | | Appendix B.Technical Support Services | 33 | | | _ | | Appendix C.Cactus Technologies® Worldwide Sales Offices | 32 | | A DESCRIPTION OF THE PROPERTY | | | Appendix D.Limited Warranty | 35 | # 1.Introduction to Cactus Technologies® Industrial Grade -900S Series CFast Products #### **Features:** - Solid state design with no moving parts - Industry standard CFast Type I form factor - Capacities from 1GB to 128GB - Compliant with Serial ATA 2.6 specifications - ATA-8 compatible and CFast 1.0 compliant - Supports Serial ATA Generation I/II transfer rate of 1.5/3.0Gbps - Support ATA SMART Feature Set - Support ATA Security Feature Set - Optional Write Protect switch - ECC capable of correcting up to 8 random bit errors per sector or 24 random bit errors per 1KB - High reliability, MTBF > 4,000,000 hrs. - Enhanced error correction, < 1 error in 10<sup>14</sup> bits read - SATA partial and slumber modes and CFast PHYSLP mode supported - Voltage support: 3.3V±5% The Cactus Technologies® CFast card is a high capacity solid-state flash memory product that complies with the Serial ATA 2.6 standard and is functionally compatible with a SATA hard disk drive. Cactus Technologies® CFast cards provide up to 128GB of formatted storage capacity. The Cactus Technologies® CFast product uses high quality SLC NAND flash memory from well known vendors, such as Toshiba Corporation. In addition, it includes an on-drive intelligent controller that manages interface protocols, data storage and retrieval as well as ECC, defect handling and diagnostics, power management, and clock control. The controller's firmware is upgradeable, thus allowing feature enhancements and firmware updates while keeping the BOM stable. #### 1.1. Supported Standards Cactus Technologies® CFast card is fully compatible with the following specification: - ATA 8 Specification published by ANSI - Serial ATA 2.6 Specification published by the Serial ATA International Organization - CFast 1.0 Specification published by CFA #### 1.2. Product Features Cactus Technologies® Industrial CFast card contains a high level, intelligent controller. This intelligent controller provides many capabilities including the following: - Standard ATA register and command set (same as found on most magnetic disk drives). - Manages details of erasing and programming flash memory independent of the host system - Sophisticated defect managing capabilities (similar to magnetic disk drives). - Sophisticated system for error recovery using powerful error correction code (ECC). - Intelligent power management for low power operation. #### 1.2.1. Host and Technology Independence Cactus Technologies® Industrial CFast card appears as a standard SATA disk drive to the host system. The drive utilizes a 512-byte sector which is the same as that in an IDE magnetic disk drive. To write or read a sector (or multiple sectors), the host computer software simply issues an ATA Read or Write command to the drive as per the SATA protocol. The host software then waits for the command to complete. The host system does not get involved in the details of how the flash memory is erased, programmed or read as this is all managed by the built-in controller in the drive. Also, with the intelligent on-board controller, the host system software will not require changing as new flash memory evolves. Thus, systems that support the Cactus Technologies® Industrial CFast products today will continue to work with future Cactus Technologies® Industrial CFast cards built with new flash technology without having to update or change host software. #### **1.2.2.** Defect and Error Management Cactus Technologies® Industrial CFast card contains a sophisticated defect and error management system similar to those found in magnetic disk drives. The defect management is completely transparent to the host and does not consume any user data space. The soft error rate for Cactus Technologies® Industrial CFast card is much lower than that of magnetic disk drives. In the extremely rare case where a read error does occur, the drive has sophisticated ECC to recover the data. These defect and error management systems, coupled with the solid-state construction, give Cactus Technologies<sup>®</sup> Industrial CFast cards unparalleled reliability. #### 1.2.3. Power Supply Requirements Cactus Technologies® Industrial CFast card operates at a voltage range of 3.3 volts ± 5%. ## 2. Product Specifications For all the following specifications, values are defined at ambient temperature and nominal supply voltage unless otherwise stated. ## 2.1. System Environmental Specifications **Table 2-1. Environmental Specifications** | | | Cactus Technologies®<br>Industrial CFast | |----------------------------------|--------------------------------|----------------------------------------------------------------| | Temperature | Operating: | 0° C to +70° C<br>(Standard)<br>-45° C to +90° C<br>(Extended) | | Humidity | Operating & Non-<br>Operating: | 8% to 95%, non-<br>condensing | | Vibration | Operating & Non-<br>Operating: | 20G, MIL-STD-883G<br>Method 2005.2,<br>Condition A | | Shock | Operating & Non-<br>Operating: | 3,000 G, MIL-STD-883G<br>Method 2002.4,<br>Condition C | | Altitude (relative to sea level) | Operating & Non-<br>Operating: | 100,000 feet maximum | ## 2.2. System Power Requirements **Table 2-2. Power Requirements** | | | Cactus Technologies®<br>Industrial CFast | |----------------------------------------------------------|--------------------------------|------------------------------------------| | DC Input Voltage<br>(VCC)<br>100 mV max.<br>ripple (p-p) | | 3.3V ±5% | | (Maximum<br>Average Value)<br>See Notes. | Sleep:<br>Reading:<br>Writing: | 75 mA<br>220 mA<br>300 mA | **NOTES**: All values quoted are typical at ambient temperature and nominal supply voltage unless otherwise stated. Sleep mode is specified under the condition that all drive inputs are static CMOS levels and in a "Not Busy" operating state. ## 2.3. System Performance All performance timings assume the drive controller is in the default (i.e., fastest) mode. **Table 2-3. Performance** | Read Transfer<br>Rate | Up to 110MBytes/sec | |------------------------|---------------------| | Write Transfer<br>Rate | Up to 90 Mbytes/sec | ## 2.4. System Reliability **Table 2-4. Reliability** | MTBF (@ 25°C) | > 4,000,000 hours | |------------------|---------------------------------------------------------| | Data Reliability | < 1 non-recoverable error in 10 <sup>14</sup> bits READ | | Endurance: | > 2,000,000 erase/program cycles per logical block | ## 2.5. Physical Specifications The following sections provide the physical specifications for Cactus Technologies® Industrial CFast products. ### 2.5.1. CFast Card Physical Specifications Table 1: Type I CFast Card Physical Specifications | Length: | 36.4 ± 0.15 mm (1.433 ±.006 in.) | |------------------------------------|------------------------------------| | Width: | 42.80 ± 0.10 mm (1.685 ±.004 in.) | | Thickness<br>Including Label Area: | 3.6 mm maximum (.1418 in maximum). | Figure 2-1. Type I CFast Card Dimensions Figure 2-2. Type I CFast Card with Write Protect switch ## 3. Interface Description The following sections provide detailed information on the Cactus Technologies® Industrial CFast card interface. ## 3.1. CFast Pin Assignments and Pin Type Cactus Technologies® CFast signal pinout conforms to CFA specifications. The signal/pin assignments and descriptions are listed in Table 3-5. Table 3-5. CFast Pin Assignments and Pin Type - -- | Number | Segment | Name | Туре | Description | Mate<br>Sequence | |--------|---------|------|-------------------|--------------------------------|------------------| | S1 | SATA | SGND | Signal GND | Ground for signal<br>integrity | 1 <sup>st</sup> | | S2 | SATA | A+ | SATA Differential | Cinnal Bais A | 2 <sup>na</sup> | | S3 | SATA | Α- | SATA Differential | Signal Pair A | 2 <sup>na</sup> | | S4 | SATA | SGND | Signal GND | Ground for signal<br>integrity | 1 <sup>26</sup> | | S5 | SATA | B- | SATA Differential | | 2 <sup>na</sup> | | S6 | SATA | B+ | SATA Differential | Signal Pair B | 2 <sup>na</sup> | | S7 | SATA | SGND | Signal GND | Ground for signal<br>integrity | 1 <sup>st</sup> | | | Key | | | | | | | Key | | | | | | PC1 | PWR/CTL | CDI | CMOS Input | Card Detect In | 3,4 | | PC2 | PWR/CTL | GND | Device GND | | 12 | | PC3 | PWR/CTL | TBD | TBD | | 2 <sup>na</sup> | | PC4 | PWR/CTL | TBD | TBD | | 2 <sup>na</sup> | | PC5 | PWR/CTL | TBD | TBD | | 2 <sup>na</sup> | | PC6 | PWR/CTL | TBD | TBD | | 2 <sup>na</sup> | | PC7 | PWR/CTL | GND | Device GND | | 1 <sup>2</sup> | | PC8 | PWR/CTL | LED1 | LED Output | LED Output | 2 <sup>nd</sup> | | PC9 | PWR/CTL | LED2 | LED Output | LED Output | 2 <sup>na</sup> | | PC10 | PWR/CTL | 101 | CMOS Input/Output | Reserved Input/Output | 2 <sup>na</sup> | | PC11 | PWR/CTL | 102 | CMOS Input/Output | Reserved Input/Output | 2 <sup>na</sup> | | PC12 | PWR/CTL | IO3 | CMOS Input/Output | Reserved Input/Output | 2 <sup>na</sup> | | PC13 | PWR/CTL | PWR | 3.3V | Device Power (3.3V) | 2 <sup>na</sup> | | PC14 | PWR/CTL | PWR | 3.3V | Device Power (3.3V) | 2 <sup>na</sup> | | PC15 | PWR/CTL | PGND | Device GND | Device Ground | 12 | | PC16 | PWR/CTL | PGND | Device GND | Device Ground | 1 <sup>x</sup> | | PC17 | PWR/CTL | CDO | CMOS Output | Card Detect Out | 3 <sup>rd</sup> | #### **3.1.1. Optional Write Protect Function** For CFast cards with the optional Write Protect switch option, the Write Protect function can be activated by using the Write Protect switch. ## 3.2. Electrical Specifications The following table defines all D.C. Characteristics for the CFast products. Unless otherwise stated, conditions are: $$Vcc = 3.3V \pm 5\%$$ Ta = -45°C to 90°C #### 3.2.1. Absolute Maximum Ratings | Parameter | Symbol | MIN | MAX | Units | |-------------------------|----------------|------|------|-------| | Storage Temperature | Ts | -65 | +150 | °C | | Operating Temperature | T <sub>A</sub> | -45 | +90 | °C | | Vcc with respect to GND | Vcc | -0.3 | 3.6 | V | #### 3.2.2. DC Characteristics | Parameter | Symbol | MIN | MAX | Units | |--------------------------|--------------------------------|------|-----------|-------| | Input Voltage | Vin | -0.5 | Vcc + 0.5 | V | | Output Voltage | Vout | -0.3 | Vcc + 0.3 | V | | Input Leakage Current | Iu | -10 | 10 | uA | | Output Leakage Current | I <sub>LO</sub> | -10 | 10 | uA | | Input/Output Capacitance | C <sub>I</sub> /C <sub>o</sub> | | 10 | pF | | Operating Current | I <sub>cc</sub> | | | mA | | Sleep Mode<br>Active | | | 75<br>300 | | #### 3.2.3. AC Characteristics Cactus Technologies® CFast products conforms to all AC timing requirements as specified in the CFA specifications. Please refer to that document for details of AC timing for all operation modes of the device. # 4. ATA Drive Register Set Definition and Protocol The communication to or from the CFast card is done using FIS. Legacy ATA protocol is supported by using the legacy mode defined in the SATA specifications. In this mode, the FIS has defined fields which provide all the necessary ATA task file registers for control and status information. The Serial ATA interface does not support Primary/Secondary or Master/Slave configurations. Each SATA channel supports only one SATA device, with the register selection as defined by the ATA standard. #### 4.1. ATA Task File Definitions The following sections describes the usage of the ATA task file registers. Note that the Alternate Status Register of legacy ATA is not defined for SATA drives. #### 4.1.1. Data Register The Data Register is a 16-bit register, and it is used to transfer data blocks between the SSD data buffer and the Host. #### 4.1.2. Error Register This register contains additional information about the source of an error when an error is indicated in bit 0 of the Status register. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|----|------|----|------|----|------| | BBK | UNC | 0 | IDNF | 0 | ABRT | 0 | AMNF | **Bit 7 (BBK)** This bit is set when a Bad Block is detected. **Bit 6 (UNC)** This bit is set when an Uncorrectable Error is encountered. Bit 5 This bit is 0. **Bit 4 (IDNF)** The requested sector ID is in error or cannot be found. Bit 3 This bit is 0. Bit 2 (Abort) This bit is set if the command has been aborted because of a status condition: (Not Ready, Write Fault, etc.) or when an invalid command has been issued. **Bit 1** This bit is 0. **Bit 0 (AMNF)** This bit is set in case of a general error. #### 4.1.3. Feature Register This register provides information regarding features of the SSD that the host can utilize. #### 4.1.4. Sector Count Register This register contains the number of sectors of data requested to be transferred on a read or write operation between the host and the SSD. If the value in this register is zero, a count of 256 sectors is specified. If the command was successful, this register is zero at command completion. If not successfully completed, the register contains the number of sectors that need to be transferred in order to complete the request. #### 4.1.5. Sector Number (LBA 7-0) Register This register contains the starting sector number or bits 7-0 of the Logical Block Address (LBA) for any SSD data access for the subsequent command. #### 4.1.6. Cylinder Low (LBA 15-8) Register This register contains the low order 8 bits of the starting cylinder address or bits 15-8 of the Logical Block Address. #### 4.1.7. Cylinder High (LBA 23-16) Register This register contains the high order bits of the starting cylinder address or bits 23-16 of the Logical Block Address. #### 4.1.8. Drive/Head (LBA 27-24) Register The Drive/Head register is used to select the drive and head. It is also used to select LBA addressing instead of cylinder/head/sector addressing. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----|----|-----|-----|-----|-----|-----| | 1 | LBA | 1 | DRV | HS3 | HS2 | HS1 | HS0 | - **Bit 7** This bit is set to 1. - **Bit 6** LBA is a flag to select either Cylinder/Head/Sector (CHS) or Logical Block Address Mode (LBA). When LBA=0, Cylinder/Head/Sector mode is selected. When LBA=1, Logical Block Address is selected. In Logical Block Mode, the Logical Block Address is interpreted as follows: - LBA07-LBA00: Sector Number Register D7-D0. - LBA15-LBA08: Cylinder Low Register D7-D0. - LBA23-LBA16: Cylinder High Register D7-D0. - LBA27-LBA24: Drive/Head Register bits HS3-HS0. - **Bit 5** This bit is set to 1. - **Bit 4 (DRV)** DRV is the drive number. This should always be set to 0. - **Bit 3 (HS3)** When operating in the Cylinder, Head, Sector mode, this is bit 3 of the head number. It is Bit 27 in the Logical Block Address mode. - **Bit 2 (HS2)** When operating in the Cylinder, Head, Sector mode, this is bit 2 of the head number. It is Bit 26 in the Logical Block Address mode. - **Bit 1 (HS1)** When operating in the Cylinder, Head, Sector mode, this is bit 1 of the head number. It is Bit 25 in the Logical Block Address mode. - **Bit 0 (HS0)** When operating in the Cylinder, Head, Sector mode, this is bit 0 of the head number. It is Bit 24 in the Logical Block Address mode. #### 4.1.9. Status Registers These registers return the status when read by the host. Reading the Status register does clear a pending interrupt while reading the Auxiliary Status register does not. The meaning of the status bits are described as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|------|----|-----| | BUSY | RDY | DWF | DSC | DRQ | CORR | 0 | ERR | - **Bit 7 (BUSY)** The busy bit is set when the device has access to the command buffer and registers and the host is locked out from accessing the command register and buffer. No other bits in this register are valid when this bit is set to a 1. - **Bit 6 (RDY)** RDY indicates whether the device is capable of performing operations requested by the host. This bit is cleared at power up and remains cleared until the device is ready to accept a command. - **Bit 5 (DWF)** This bit, if set, indicates a write fault has occurred. - **Bit 4 (DSC)** This bit is set when the device is ready. - **Bit 3 (DRQ)** The Data Request is set when the device requires that information be transferred either to or from the host through the Data register. - **Bit 2 (CORR)** This bit is set when a Correctable data error has been encountered and the data has been corrected. This condition does not terminate a multi-sector read operation. - **Bit 1 (IDX)** This bit is always set to 0. - **Bit 0 (ERR)** This bit is set when the previous command has ended in some type of error. The bits in the Error register contain additional information describing the error. #### 4.1.10. Device Control Register This register is used to control the drive interrupt request and to issue an ATA soft reset to the drive. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----|----|----|----|--------|------|----| | НОВ | X | Х | X | 1 | SW Rst | -IEn | 0 | - **Bit 7** This bit is used in 48-bit addressing mode. When cleared, the host can read the most recently written values of the Sector Count, Drive/Head and LBA registers. When set, the host will read the previous written values of these registers. A write to any Command block register will clear this bit. - **Bit 6** This bit is an X (Do not care). - **Bit 5** This bit is an X (Do not care). - **Bit 4** This bit is an X (Do not care). - **Bit 3** This bit is ignored by the drive. - **Bit 2 (SW Rst)** This bit is set to 1 in order to force the drive to perform an AT Disk controller Soft Reset operation. The drive remains in Reset until this bit is reset to '0'. - **Bit 1 (-IEn)** The Interrupt Enable bit enables interrupts when the bit is 0. When the bit is 1, interrupts from the drive are disabled. This bit is set to 0 at power on and Reset. - **Bit 0** This bit is ignored by the drive. #### 4.1.11. Drive Address Register This register is provided for compatibility with the AT disk drive interface. It is recommended that this register not be mapped into the host's I/O space because of potential conflicts on Bit 7. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------|------|------|------|------|-------|-------| | X | -WTG | -HS3 | -HS2 | -HS1 | -HS0 | -nDS1 | -nDS0 | #### **Bit 7** This bit is unknown. Implementation Note: Conflicts may occur on the host data bus when this bit is provided by a Floppy Disk Controller operating at the same addresses as the SSD. Following are some possible solutions to this problem: - 1. Locate the SSD at a non-conflicting address (i.e., Secondary address (377) when a Floppy Disk Controller is located at the Primary addresses). - 2. Do not install a Floppy and a SSD in the system at the same time. - 3. Implement a socket adapter that can be programmed to (conditionally) tri-state D7 of I/O address 3F7/377 when a SSD product is installed and conversely to tri-state D6-D0 of I/O address 3F7/377 when a floppy controller is installed. - 4. Do not use the SSD's Drive Address register. This may be accomplished by either a) If possible, program the host adapter to enable only I/O addresses 1F0-1F7, 3F6 (or 170-177, 176) to the SSD or b) if provided use an additional Primary/Secondary configuration in the SSD that does not respond to accesses to I/O locations 3F7 and 377. With either of these implementations, the host software must not attempt to use information in the Drive Address Register. **Bit 6 (-WTG)** This bit is 0 when a write operation is in progress, otherwise, it is 1. **Bit 5 (-HS3)** This bit is the negation of bit 3 in the Drive/Head register. Bit 4 (-HS2) This bit is the negation of bit 2 in the Drive/Head register. **Bit 3 (-HS1)** This bit is the negation of bit 1 in the Drive/Head register. Bit 2 (-HS0) This bit is the negation of bit 0 in the Drive/Head register. Bit 1 (-nDS1) This bit is 0 when drive 1 is active and selected. Bit 0 (-nDS0) This bit is 0 when the drive 0 is active and selected. ## 5. ATA Command Description This section defines the ATA command set supported by the Cactus Technologies® CFast card. #### 5.1. ATA Command Set Table 5-6 summarizes the supported ATA command set. **Table 5-6. ATA Command Set** | COMMAND | Code | FR | SC | SN | CY | DH | |--------------------------|----------|----|----|----|----|----| | Check Power Mode | E5h, 98h | - | - | - | - | D | | Data Set Management | 06h | - | Υ | - | - | D | | Download Microcode | 92h | Υ | Y | Y | - | D | | Execute Drive Diagnostic | 90h | - | - | - | - | - | | Flush Cache | E7h | - | - | - | - | D | | COMMAND | Code | FR | SC | SN | CY | DH | |-----------------------------|----------|----|----|----|----|----| | Flush Cache Ext | EAh | - | - | - | - | D | | Format Track | 50h | - | Υ | - | Υ | Υ | | Identify Drive | ECh | - | - | - | - | D | | Idle | E3h, 97h | - | Υ | - | - | D | | Idle Immediate | E1h, 95h | - | _ | - | - | D | | Media Lock | DEh | - | _ | - | - | D | | Media Unlock | DFh | - | - | - | - | D | | NOP | 00h | - | - | - | - | D | | Read Buffer | E4h | - | - | - | - | D | | Read DMA | C8h, C9h | - | Y | Υ | Y | Y | | Read DMA Ext | 25h | - | Y | Y | Y | D | | Read FPDMA Queued | 60h | Y | Y | Y | Y | Y | | Read Log Ext | 2Fh | - | Y | Y | Y | D | | Read Multiple | C4h | - | Y | Y | Y | Y | | Read Multiple Ext | 29h | - | Υ | Υ | Υ | D | | Read Native Max Address | F8h | - | - | - | - | D | | Read Native Max Address Ext | 27h | - | - | - | - | D | | Read Sector(s) | 20h, 21h | - | Υ | Υ | Υ | Υ | | Read Sector(s) Ext | 24h | - | Υ | Υ | Υ | D | | Read Verify Sector(s) | 40h, 41h | - | Υ | Υ | Υ | Υ | | Read Verify Sector(s) Ext | 42h | - | Υ | Υ | Υ | D | | Recalibrate | 1Xh | - | - | - | - | D | | Security Disable Password | F6h | - | - | - | - | D | | Security Erase Prepare | F3h | - | - | - | - | D | | Security Erase Unit | F4h | - | - | - | - | D | | Security Freeze Lock | F5h | - | - | - | - | D | | Security Set Password | F1h | - | - | - | - | D | | Security Unlock | F2h | - | - | - | - | D | | Seek | 7Xh | - | - | Y | Y | Y | | Set Features | EFh | Y | - | - | - | D | | Set Max Address | F9h | - | Y | Y | Y | Y | | Set Max Address Ext | 37h | - | Y | Y | Y | D | | Set Multiple Mode | C6h | - | Y | - | - | D | | Set Sleep Mode | E6h, 99h | - | - | - | - | D | | SMART | B0h | Y | Y | - | Υ | D | | Stand By | E2h, 96h | - | - | - | - | D | | Stand By Immediate | E0h, 94h | - | - | - | - | D | | Write Buffer | E8h | - | - | - | - | D | | Write DMA | Cah, CBh | - | Y | Y | Y | Y | | Write DMA Ext | 35h | - | Y | Y | Υ | D | | Write FPDMA Queued | 61h | Y | Y | Y | Y | D | | Write Multiple | C5h | - | Y | Y | Y | Y | | Write Multiple Ext | 39h | - | Y | Y | Y | D | | Write Sector(s) | 30h, 31h | - | Y | Y | Y | Y | | Write Sector(s) Ext | 34h | - | Y | Y | Y | D | | Write Verify | 3Ch | - | Y | Y | Y | Y | Definitions: FR = Features Register, SC = Sector Count Register, SN = Sector Number Register, CY = Cylinder Registers, DH = Drive/Drive/Head Register. Y—The register contains a valid parameter for this command. For the Drive/Head Register Y means both the drive and head parameters are used; D—only the drive parameter is valid and not the head parameter. Note: 1. For SATA drives, the drive number is always 0. #### 5.1.1. Identify Drive—ECH The Identify Drive command enables the host to receive parameter information from the drive. This command has the same protocol as the Read Sector(s) command. The parameter words in the buffer have the arrangement and meanings defined in Table 5-7. All reserved bits or words are zero. Table 5-7 is the definition for each field in the Identify Drive Information. **Table 5-7. Identify Drive Information** | Word<br>Address | Default<br>Value | Total<br>Bytes | Data Field Type Information | |-----------------|------------------|----------------|-------------------------------------------------------------------------------| | 0 | 045AH | 2 | General configuration bit-significant information. | | 1 | XXXXH | 2 | Default number of cylinders; capacity dependent. | | 2 | 0000H | 2 | Reserved. | | 3 | 00XXH | 2 | Default number of heads; capacity dependent. | | 4 | 0000H | 2 | Number of unformatted bytes per track. | | 5 | 0200H | 2 | Number of unformatted bytes per sector. | | 6 | XXXXH | 2 | Default number of sectors per track; capacity dependent. | | 7-8 | XXXXH,XXX<br>XH | 4 | Number of sectors per drive (Word 7 = MSW, Word 8 = LSW); capacity dependent. | | 9 | 0000Н | 2 | Reserved. | | 10-19 | aaaa | 20 | Serial number in ASCII (Right Justified). | | 20 | 0002H | 2 | Buffer type (dual ported multi-sector) | | 21 | 0001H | 2 | Buffer size in 512 bytes increments | | 22 | 0004H | 2 | # of ECC bytes passed in R/W Long commands | | 23-26 | aaaa | 8 | Firmware revision in ASCII . Big Endian Byte Order in Word. | | 27-46 | aaaa | 40 | Model number in ASCII (Left Justified) Big Endian Byte Order in Word. | | 47 | 8001H | 2 | Maximum number of sectors on Read/Write Multiple command: 1 | | 48 | 0000H | 2 | Double Word not supported. | | 49 | 0F00H | 2 | Capabilities: DMA, LBA, IORDY supported | | 50 | 4001H | 2 | Capabilities: device specific standby timer minimum | | 51 | 0200H | 2 | PIO data transfer cycle timing mode 2 | | 52 | 0000Н | 2 | Single Word DMA data transfer cycle timing mode (not supported). | | 53 | 0007H | 2 | Data fields 54-58,64-70 and 88 are valid. | | 54 | XXXX | 2 | Current numbers of cylinders. | | 55 | XXXX | 2 | Current numbers of heads. | | 56 | XXXX | 2 | Current sectors per track. | | 57-58 | XXXX | 4 | Current capacity in sectors (LBAs) (Word 57 = LSW, Word 58 = MSW). | | 59 | 010XH | 2 | Multiple sector setting is valid; low byte is capacity dependent. | | 60-61 | XXXX | 4 | Total number of sectors addressable in LBA Mode. | | Single Word DMA transfer not implemented Multiword DMA modes 0-2 are supported; upper byte reflects Currently selected MWDMA mode. | Word<br>Address | Default<br>Value | Total<br>Bytes | Data Field Type Information | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|----------------|----------------------------------------------------------|--|--|--| | 63 0X07H 2 | 62 | 0000H | 2 | Single Word DMA transfer not implemented | | | | | 65 0078H 2 Minimum MWDMA cycle time per word is 120ns. 66 0078H 2 Recommended MWDMA cycle time is 120ns. 67 0078H 2 Minimum PIO cycle time with tox 10RDY flow control is 120ns. 68 0078H 2 Minimum PIO cycle time with tox 10RDY flow control is 120ns. 69 8000H 2 CFast specification supported 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCO 0306H Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 76 2 Initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATA5 to ATA8 standard. 81 FFFFH 2 No minor revision reported. 742BH Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 82 2 Security Mode feature set, SMART feature set 83 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 Reserved 106-107 0000H 4 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status 129 Write Protect due to corrupted tables Bit 13: Permanent write protect due to corrupted tables Bit 13: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command | 63 | 0X07H | 2 | | | | | | 66 0078H 2 Minimum PIO cycle time without IORDY flow control is 120ns. 67 0078H 2 Minimum PIO cycle time with IORDY flow control is 120ns. 68 0078H 2 Minimum PIO cycle time with IORDY flow control is 120ns. 69 8000H 2 CFast specification supported 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCQ Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 76 2 Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 80 01E0H 2 Supports ATA5 to ATA8 standard. 81 FFFFH 2 No minor revision reported. Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 48-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 83 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XXYFH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 13: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command | 64 | 0003H | 2 | Advanced PIO modes supported (modes 3 and 4) | | | | | 66 0078H 2 Minimum PIO cycle time is 120ns. 67 0078H 2 Minimum PIO cycle time with IORDY flow control is 120ns. 68 0078H 2 Minimum PIO cycle time with IORDY flow control is 120ns. 69 8000H 2 CFast specification supported 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCQ 3006H 2 Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATAS to ATA8 standard. 81 FFFFH 2 No minor revision reported. 742BH Command Set NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 82 2 Security Mode feature set, SMART feature set 83 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Ecurity Erase Unit not specified. 91 0000H 2 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 1 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 14 Reserved 119 4000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 13: Permanent write protect, out of spare blocks Bit 13: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command Bit 9: Permanent write protect due to vendor command | 65 | 0078H | 2 | Minimum MWDMA cycle time per word is 120ns. | | | | | 67 0078H 2 Minimum PIO cycle time without IORDY flow control is 120ns. 68 0078H 2 Minimum PIO cycle time with IORDY flow control is 120ns. 69 8000H 2 CFast specification supported 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCQ 0306H Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATAS to ATA8 standard. 81 FFFFH 2 No minor revision reported. Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 48-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 83 4 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 14 Reserved 119 15 Reserved 119 4000H 16 Reserved 119 4000H 17 Reserved 119 4000H 18 Reserved 119 4000H 19 40 | 66 | 0078H | 2 | | | | | | 68 0078H 2 Minimum PIO cycle time with IORDY flow control is 120ns. 69 8000H 2 CFast specification supported 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCQ 0306H Supports SATA NCO, Gen 1, Gen2 signaling rates, host initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATA5 to ATA8 standard. 81 FFFFH 2 No minor revision reported. Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set set. 82 Security Mode feature set, SMART feature set set. 83 2 Security Mode feature set, SMART feature set set. 84 4120H 2 World wide name, general purpose logging supported Feature status 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-121 0000H 14 Reserved 122 Command/Feature set enabled extension. 123 Exerved 124 000H 14 Reserved 125 Security status 126 Security status 127 NXXXH 2 Security status 128 OXXXH 2 Security status 129 1 | | | | - | | | | | 69 8000H 2 CFast specification supported 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCQ 0306H Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATA5 to ATA8 standard. 81 FFFFH 2 No minor revision reported. Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 82 2 Security Mode feature set, SMART feature set 83 2 microcode download supported. 84 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 181 3: read protection due to table corrupted tables 181 13: read protect due to vendor command 181 9: Permanent write protect, out of spare blocks 181 13: read protection due to table corruption 181 9: Permanent write protect due to vendor command 129 Erase Date of the totale corruption 120 Bit 3: Temporary write protect due to vendor command 129 Bit 3: Temporary write protect due to vendor command | 68 | 0078H | 2 | - | | | | | 70-74 0000H 10 Reserved 75 001FH 2 Queue depth of 32 for NCQ 0306H Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATAS to ATA8 standard. 81 FFFFH 2 No minor revision reported. 742BH Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 82 2 Security Mode feature set, SMART feature set 83 7401H As-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 84 4120H 2 World wide name, general purpose logging supported world with a process of the set t | 69 | | | • | | | | | Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests | 70-74 | 0000H | 10 | | | | | | Supports SATA NCQ, Gen 1, Gen2 signaling rates, host initiated power management requests | 75 | | 2 | Queue depth of 32 for NCQ | | | | | 76 2 initiated power management requests 77-79 0000H 6 Reserved 80 01E0H 2 Supports ATA5 to ATA8 standard. 81 FFFFH 2 No minor revision reported. 742BH Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 82 2 Security Mode feature set, SMART feature set 83 2 2 Security Mode feature set, SMART feature set 84 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set supported extension. 121-127 0000H 14 Reserved 128 XXXXH 2 Security status XXOOH Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | | | | · | | | | | 80 01E0H 2 Supports ATA5 to ATA8 standard. 81 FFFFH 2 No minor revision reported. 742BH Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 82 2 Security Mode feature set, SMART feature set 83 48-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect, out of spare blocks Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 76 | | 2 | | | | | | S1 FFFFH 2 No minor revision reported. | 77-79 | 0000H | 6 | Reserved | | | | | 742BH Command set: NOP, READ BUFFER, WRITE BUFFER, HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 48-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 84 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corruption Bit 9: Permanent write protect due to vendor command 129 Bit 8: Temporary write protect due to vendor command | 80 | 01E0H | 2 | Supports ATA5 to ATA8 standard. | | | | | HPA, volatile write cache, power management feature set, Security Mode feature set, SMART feature set 48-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 84 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Enhanced Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved XX00H Write Protect status: Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 81 | FFFFH | 2 | No minor revision reported. | | | | | 82 | | 742BH | | Command set: NOP, READ BUFFER, WRITE BUFFER, | | | | | 82 | | | | HPA, volatile write cache, power management feature set, | | | | | 48-bit mode supported; Flush Cache/Flush Cache Ext, LAB48, microcode download supported. 84 4120H 2 World wide name, general purpose logging supported Feature status 85 74XXH 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Enhanced Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved XXX0H 8 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 82 | | 2 | · | | | | | 83 2 microcode download supported. 84 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Enhanced Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 02 | 7401H | | - | | | | | 84 4120H 2 World wide name, general purpose logging supported 85 74XXH 2 Feature status 86 B401H 2 Feature status 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 83 | 7 10111 | 2 | | | | | | 86B401H2Feature status874120H2Feature status88XX7FH2UDMA Modes 0-6 supported.890000H2Time for Security Erase Unit not specified.900000H2Reserved910000H2Reserved92XXXXH2Master password revision code93-990000H14Reserved100-103XXXXH8Maximum user LBA for 48-bit addressing mode.1040000H2Reserved1050001H2# of sectors per Data Set Management command.106-1070000H4Reserved108-111XXXXH8Word Wide Name112-1180000H14Reserved1194000H2Command/Feature set supported extension.1204000H2Command/Feature set enabled extension.121-1270000H14Reserved1280XXXH2Security statusXX00HWrite Protect status:<br>Bit 15: Permanent write protect, out of spare blocks<br>Bit 14: Permanent write protect due to corrupted tables<br>Bit 13: read protection due to table corruption<br>Bit 9: Permanent write protect due to vendor command1292Bit 8: Temporary write protect due to vendor command | 84 | 4120H | 2 | · | | | | | 87 4120H 2 Feature status 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Reserved 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 85 | 74XXH | 2 | Feature status | | | | | 88 XX7FH 2 UDMA Modes 0-6 supported. 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Enhanced Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 86 | B401H | 2 | Feature status | | | | | 89 0000H 2 Time for Security Erase Unit not specified. 90 0000H 2 Time for Enhanced Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 87 | 4120H | 2 | Feature status | | | | | 90 0000H 2 Time for Enhanced Security Erase Unit not specified. 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 88 | XX7FH | 2 | UDMA Modes 0-6 supported. | | | | | 91 0000H 2 Reserved 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command | 89 | 0000H | 2 | Time for Security Erase Unit not specified. | | | | | 92 XXXXH 2 Master password revision code 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 90 | 0000H | 2 | Time for Enhanced Security Erase Unit not specified. | | | | | 93-99 0000H 14 Reserved 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 Bit 8: Temporary write protect due to vendor command | 91 | 0000H | 2 | Reserved | | | | | 100-103 XXXXH 8 Maximum user LBA for 48-bit addressing mode. 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 92 | XXXXH | 2 | Master password revision code | | | | | 104 0000H 2 Reserved 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 93-99 | 0000H | 14 | Reserved | | | | | 105 0001H 2 # of sectors per Data Set Management command. 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 100-103 | XXXXH | 8 | Maximum user LBA for 48-bit addressing mode. | | | | | 106-107 0000H 4 Reserved 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 104 | 0000H | 2 | Reserved | | | | | 108-111 XXXXH 8 Word Wide Name 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 105 | 0001H | 2 | # of sectors per Data Set Management command. | | | | | 112-118 0000H 14 Reserved 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 106-107 | 0000H | | Reserved | | | | | 119 4000H 2 Command/Feature set supported extension. 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 2 Bit 8: Temporary write protect due to vendor command | 108-111 | XXXXH | 8 | Word Wide Name | | | | | 120 4000H 2 Command/Feature set enabled extension. 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | 112-118 | 0000H | 14 | Reserved | | | | | 121-127 0000H 14 Reserved 128 0XXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 2 Bit 8: Temporary write protect due to vendor command | 119 | 4000H | 2 | Command/Feature set supported extension. | | | | | 128 OXXXH 2 Security status XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 2 Bit 8: Temporary write protect due to vendor command | 120 | 4000H | 2 | Command/Feature set enabled extension. | | | | | XX00H Write Protect status: Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 2 Bit 8: Temporary write protect due to vendor command | 121-127 | 0000H | 14 | Reserved | | | | | Bit 15: Permanent write protect, out of spare blocks Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command 2 Bit 8: Temporary write protect due to vendor command | 128 | 0XXXH | 2 | Security status | | | | | Bit 14: Permanent write protect due to corrupted tables Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command Bit 8: Temporary write protect due to vendor command | | XX00H | | Write Protect status: | | | | | Bit 13: read protection due to table corruption Bit 9: Permanent write protect due to vendor command Bit 8: Temporary write protect due to vendor command | | | | Bit 15: Permanent write protect, out of spare blocks | | | | | Bit 9: Permanent write protect due to vendor command 129 2 Bit 8: Temporary write protect due to vendor command | | | | Bit 14: Permanent write protect due to corrupted tables | | | | | Bit 8: Temporary write protect due to vendor command | | | | Bit 13: read protection due to table corruption | | | | | Bit 8: Temporary write protect due to vendor command | | | | · | | | | | | 129 | | 2 | | | | | | TOO-TOO GAAGA O HIIHIWAIE GALE SHIIIG | 130-133 | aaaa | 8 | Firmware date string | | | | | Word<br>Address | Default<br>Value | Total<br>Bytes | Data Field Type Information | |-----------------|------------------|----------------|--------------------------------------------| | 134-135 | XXXXH | 4 | Obsolete | | 136-141 | aaaa | 12 | Firmware file name | | 142-147 | aaaa | 12 | Preformat file name | | 148-153 | aaaa | 12 | Anchor program file name | | 154-158 | 0000Н | 10 | Reserved | | 159 | A2XXH | 2 | Controller major and minor revisions | | 160 | 80FAH | 2 | CFA Power mode: no level 1, max. 250mA | | 161 | 8001H | 2 | CFast specific support: PHYSLP supported | | 162 | 0000H | 2 | CPRM not supported | | 163 | 0000Н | 2 | CFA Advanced modes: not relevant for CFast | | 164 | 0000H | 2 | CFA Advnaced modes: not relevant for CFast | | 165-168 | 0000H | 8 | Reserved | | 169 | 0001H | 2 | TRIM bit in Data Set Management supported | | 170-216 | 0000H | 94 | Reserved | | 217 | 0001H | 2 | Solid State Device | | 218-221 | 0000Н | 8 | Reserved | | 222 | 101FH | 2 | Transport major version: Serial ATA 2.6 | | 223 | FFFFH | 2 | Transport minor version not supported | | 224-254 | 0000H | 62 | Reserved | | 255 | XXA5H | 2 | Integrity word | ## 6. S.M.A.R.T. Support Cactus Technologies® -900 Series Cfast cards support S.M.A.R.T. Status and attribute reporting functions as determined by the value of the Feature Register. The S.M.A.R.T. subcommands supported are as follows: | Code | Sub Command | |------|-----------------------------------| | D0 | Read Data | | D1 | Read Attribute Thresholds | | D2 | Enable/Disable Attribute Autodave | | D5 | Read Log | | D6 | Write Log | | D8 | Enable Operations | | D9 | Disable Operations | | DA | Return Status | | E0 | Read Remap Data | | E1 | Read Wear Level Data | The general format for issuing a SMART command is as follows: | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---------|----------|---|---|---| | Feature | | | | Subcomn | nand cod | e | | | | Sector Count | | | | | | | | | | Sector Number | | | | | | | | | | Cyliner Low | | | | 4 | Fh | | | | | Cylinder High | | | | С | 2h | | | | | Drive/Head | 1 | 1 | 1 | D | | | | | | Command | | | | В | 0h | | | | #### 6.1. S.M.A.R.T. Enable Operations Enables the SMART function. This setting is maintained when the power is turned off and then back on. Once the SMART function is enabled, subsequent SMART ENABLE OPERATIONS commands do not affect any parameters. ## 6.2. S.M.A.R.T. Disable Operations Disables the SMART function. Upon receiving the command, the drive disables all SMART operations. This setting is maintained when the power is turned off and then back on. Once this command has been received, all SMART commands other than SMART ENABLE OPERATIONS are aborted with the Aborted Command error. This command disables all SMART capabilities including any and all timer and event count functions related exclusively to this feature. After command acceptance, this controller will disable all SMART operations. SMART data in no longer be monitored or saved. The state of SMART is preserved across power cycles. #### 6.3. S.M.A.R.T. Enable/Disable Attribute Autosave This subcommand is issued with the Sector Count register set to either 00h or F1h. 00h enables Autosave while F1h disables it. However, this is in affect a NOP as the SMART attributes are always autosaved. #### 6.4. S.M.A.R.T. Read Data This subcommand returns 512 bytes of S.M.A.R.T. data structure. When this subcommand is issued, the Feature Register must contain D0h, the LBA Mid register must contain 4Fh and the LBA high register must contain C2h. The returned data has the following structure: | Byte | Value | Description | |---------|-------|-------------------------------------------------------------------| | 0-1 | 0010h | SMART structure revision number | | 2-361 | | 1 <sup>st</sup> – 30 <sup>th</sup> attribute data (12 bytes each) | | 362 | 00h | Offline data collection status (no offline data collection) | | 363 | | Selftest execution status | | 364-365 | 0000h | Total time in seconds to complete offline data collection | | 366 | 00h | Reserved | | 367 | 00h | Offline data collection capability (no offline data collection) | | 368-369 | 0003h | S.M.A.R.T. Capability | | 370 | 00h | Error logging capability (no error logging capability) | | 371 | 00h | Reserved | | 372 | 00h | Short self-test routine recommended polling time | | 373 | 00h | Extended self-test routine recommended polling time | | 374-385 | 00h | Reserved | | 386-387 | 0004h | SMART Hyperstone structure version | | 388-391 | | Firmware "Commit" counter | | 392-395 | | Firmware Wear Level Threshold | | 396 | | "1" : Global Wear Leveling active | | 397 | | "1" : Global Bad Block Management active | | 398-401 | | Average Flash Block Erase Count | | 402-405 | | Number of Flash Blocks involved in Wear Leveling | | 406-510 | 00h | Reserved | | 511 | | checksum | ## 6.5. S.M.A.R.T. Attributes The -900 series Cfast card monitors 10 attributes as shown in the following table: | ID | Description | |-----|------------------------------| | 196 | Spare block count | | 213 | Spare block count worse chip | | 229 | Erase count | | 203 | ECC error count | | 204 | Corrected ECC error count | | 199 | UDMA CRC error count | | 232 | Number of reads | | 12 | Power on count | | 241 | Total LBAs written | | 242 | Total LBAs read | The following tables lists the returned data for each reported attribute. | Attribute 196: Spare Block Count | | | |----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | Byte | Value | Description | | 0 | 196 | Attribute ID | | 1-2 | 0003h | Flags – Pre-fail type, attribute value is updated during normal operation | | 3 | | Attribute value – percentage of remaing spare blocks summed over all the flash chips ( 100 x current spare blocks / initial spare blocks) | | 4 | | Attribute value (worst value) | | 5-7 | | Sum of the initial spare blocks over all flash chips | | 8-10 | | Sum of the current spare blocks over all flash chips | | 11 | 00h | Reserved | | Attribute 213: Spare Block Count Worst Chip Threshold | | | | |-------------------------------------------------------|-------|--------------------------------------------------------------------------------------------|--| | Byte | Value | Description | | | 0 | 213 | Attribute ID | | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | | 3 | 64h | This value is fixed at 100. | | | 4 | 64h | Attribute value (worse value). | | | 5-7 | | Initial number of spare blocks of the flash chip with the worse current spare block count. | | | 8-10 | | Current number of spare blocks of the flash chip with the worse current spare block count. | | | 11 | | | |----|-----|----------| | 11 | 00h | Reserved | | Attribute 229: Erase Count | | | |----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Byte | Value | Description | | 0 | 229 | Attribute ID | | 1-2 | 000Xh | Flags – Pre-fail or Advisory type, attribute value is updated during normal operation | | 3 | | Attribute value. The value is the estimate of the percentage of remaining life based on the number of block erases compared to the target erase cycles per flash block. | | 4 | | Attribute value (worse value) | | 5-10 | | Estimated total number of block erases | | 11 | | Reserved | | Attribute 203 : Total ECC Error Count | | | | |---------------------------------------|-------|---------------------------------------------------------------------------|--| | Byte | Value | Description | | | 0 | | Attribute ID | | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | | 3 | 64h | Attribute value; this is fixed at 100. | | | 4 | 64h | Attribute value (worse value). | | | 5-8 | | Total number of ECC errors (correctable and uncorrectable) | | | 9-10 | | | | | 11 | 00h | Reserved | | | Attribute 204 : Correctable ECC Error Count | | | |---------------------------------------------|-------|---------------------------------------------------------------------------| | Byte | Value | Description | | 0 | 204 | Attribute ID | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | 3 | 64h | Attribute value; this is fixed at 100. | | 4 | 64h | Attribute value (worse value). | | 5-8 | | Total number of correctable ECC errors. | | 9-10 | | | |------|-----|----------| | 11 | 00h | Reserved | | Attribute 199 : UDMA ECC Error Count | | | |--------------------------------------|-------|---------------------------------------------------------------------------| | Byte | Value | Description | | 0 | 199 | Attribute ID | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | 3 | 64h | Attribute value; this is fixed at 100. | | 4 | 64h | Attribute value (worse value). | | 5-8 | | Total number of UDMA ECC errors. | | 9-10 | | | | 11 | 00h | Reserved | | Attribute 232 : Total number of reads | | | |---------------------------------------|-------|---------------------------------------------------------------------------| | Byte | Value | Description | | 0 | 232 | Attribute ID | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | 3 | 64h | Attribute value; this is fixed at 100. | | 4 | 64h | Attribute value (worse value). | | 5-10 | | Total number of flash read commands. | | 11 | 00h | Reserved | | Attribute 12 : Power On Count | | | | |-------------------------------|-------|---------------------------------------------------------------------------|--| | Byte | Value | Description | | | 0 | 12 | Attribute ID | | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | | 3 | 64h | Attribute value; this is fixed at 100. | | | 4 | 64h | Attribute value (worse value). | | | 5-8 | | Total number of power on cycles. | | | 9-10 | | | | | 11 | 00h | Reserved | | | Attribute 241 : Total LBAs Written (in units of 32MB) | | | |-------------------------------------------------------|-------|---------------------------------------------------------------------------| | Byte | Value | Description | | 0 | 241 | Attribute ID | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | 3 | 64h | Attribute value; this is fixed at 100. | | 4 | 64h | Attribute value (worse value). | | 5-10 | | Total number of LBAs written, divided by 65536. | | 11 | 00h | Reserved | | Attribute 242 : Total LBAs Read (in units of 32MB) | | | | |----------------------------------------------------|-------|---------------------------------------------------------------------------|--| | Byte | Value | Description | | | 0 | 242 | Attribute ID | | | 1-2 | 0002h | Flags – Advisory type, attribute value is updated during normal operation | | | 3 | 64h | Attribute value; this is fixed at 100. | | | 4 | 64h | Attribute value (worse value). | | | 5-10 | | Total number of LBAs read, divided by 65536. | | | 11 | 00h | Reserved | | ## 6.6. S.M.A.R.T. Read Attribute Thresholds This command returns one sector of SMART attribute threshold data; the format is as follows: | Byte | Value | Description | |---------|-------|--------------------------------------------------| | 0-1 | 0010h | SMART structure version | | 2-361 | | Attribute threshold entries 1-30 (12 bytes each) | | 362-379 | 00h | Reserved | | 380-510 | 00h | | | 511 | | Checksum | The thresholds reported are as follows: | Byte | Value | Description | |------|-------|----------------------------------------------------------| | 0 | 196 | Attribute ID – Spare Block Count | | 1 | | Spare block count threshold as defined during pre-format | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|---------------------------------------------| | 0 | 213 | Attribute ID – Spare Block Count Worse Chip | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|----------------------------------------------------| | 0 | 229 | Attribute ID – Erase Count | | 1 | | Erase count threshold as defined during pre-format | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 203 | Attribute ID – Total ECC Errors | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 204 | Attribute ID – Correctable ECC Errors | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 199 | Attribute ID – UDMA CRC Errors | | 1 | 00h | No threshold defined for this threshold. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 232 | Attribute ID – Total number of reads | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 12 | Attribute ID – Power on count | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 241 | Attribute ID – Total LBAs written | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | | Byte | Value | Description | |------|-------|------------------------------------------| | 0 | 242 | Attribute ID – Total LBAs read | | 1 | 00h | No threshold defined for this attribute. | | 2-11 | 00h | Reserved | ## 6.7. S.M.A.R.T. Return Status Reports the drive reliability status. Values reported when a predicted defect has not been detected: Cylinder Low register: 4Fh Cylinder High register: C2h Values reported when a predicted defect has been detected: Cylinder Low register: F4h Cylinder High register: 2Ch ## 6.8. S.M.A.R.T. Read Log This command returns the data of the SMART log. When issuing this command, set the Sector Count register to the number of sectors to read and set the Sector Number register to the Log address. The Log addresses are defined as follows: | Address | Description | |-----------|---------------------------| | 0x00 | Log directory | | 0x10 | NCQ Command error log | | 0x80-0x9F | Host Vendor Specific logs | | 0xA0 | SMART Wear Level data | | 0xA1 | SMART Remap data | | 0xA2 | Reserved | | 0xA3 | Reserved | The Log directory (address 0) returns 1 sector of data that shows the number of sectors for the defined Log addresses: | Byte | Value | Description | |---------|-------|--------------------------------------------------------| | 0-1 | 1 | SMART logging version | | 2-19 | 0 | Reserved | | 20-21 | 1 | Number of sectors for SMART Log at address 0x10 | | 22-255 | 0 | Reserved | | 256-319 | 16 | Number of sectors for SMART Log at addresses 0x80-0x9F | | 320-321 | 4 | Number of sectors for SMART Log at address 0xA0 | | 322-323 | 1 | Number of sectors for SMART Log at address 0xA1 | | 324-325 | 1 | Number of sectors for SMART Log at address 0xA2 | | 326-327 | 1 | Number of sectors for SMART Log at address 0xA3 | | 328-511 | 0 | Reserved | The NCQ Command Error Log returns information about the most recent NCQ command failure. The Host Vendor Specific Logs can be used by the host to store and retrieve arbitrary data. The SMART Wear Level Data and SMART Remap Data logs return the same data that is also returned by the SMART A2 Read Wear Level Data and SMART A2 Read Remap Data commands. #### 6.9. S.M.A.R.T. Write Log This command writes data of the SMART log. When issuing this command, set the Sector Count register to the number of sectors to write and set the Sector Number register to the Log address. Only the Host Vendor Specific logs can be written, all other logs are read only. #### 6.10. S.M.A.R.T. Read Remap Data This command returns spare block information. When issuing this command, set the Sector Count register to 1. The information returned is the number of initial spare blocks per flash chip and the current number of spare blocks per flash chip. The format is as follows: | Bytes | Description | | |--------|--------------------------------------------------------------------------|--| | 0-31 | Initial number of spare blocks for flash chip 0 to 15 (2 bytes per chip) | | | 32-63 | Current number of spare blocks for flash chip 0 to 15 (2 bytes per chip) | | | 64-511 | Reserved | | #### 6.11. S.M.A.R.T. Read Wear Level Data This command returns 4 sectors of wear level information. When issuing this command, set the Sector Count register to 4. The information returned is the distribution of blocks in each of 1024 wear level classes. For each class, the entry contains the number of blocks in that class. The format of the returned data is as follows, where n denotes the sector number from 0 to 3: | Bytes | Description | | |---------|--------------------------------------------------|--| | 0-1 | Number of blocks in wear level class 256*n + 0 | | | 2-3 | Number of blocks in wear level class 256*n + 1 | | | | | | | 508-509 | Number of blocks in wear level class 256*n + 254 | | | 510-511 | Number of blocks in wear level class 256*n + 255 | | Thus, the first sector (n= 0) returns information about wear level class 0 to 255. The $2^{nd}$ sector (n= 1) returns information about wear level class 256 to 511, and so on. A block moves from one wear level class to the next once it had reached the 'Wear Level Threshold' specified during pre-format. ## **Appendix A. Ordering Information** Model KCXFY-900S-WP1 Where: X is drive capacities: 1G ------ 1GB 2G ------ 2GB 4G ------ 4GB 8G ----- 8GB 16G ----- 16GB 32G ----- 32GB 64G ----- 64GB \* special order only, extra lead time required; check with Cactus Technologies® sales for details ``` Where Y is temperature: Blank ------ Standard temperature (0° C to +70° C) I ----- Extended temperature (-45° C to +90° C) Where -WP1 is Write Protect option: Blank ------ no Write Protect -WP1 ----- with Write Protect switch Example: (1) 8GB Cfast, Fixed------ KC8GF-900S (2) 8GB CFast Extended Temp ------- KC8GFI-900S ``` (3) 128GB CFast ------ KC128GF-900S (4) 8GB CFast with Write Protect ------ KC8GF-900S-WP1 # **Appendix B.Technical Support Services B.1.Direct Cactus Technologies® Technical Support** Email: tech@cactus-tech.com # Appendix C.Cactus Technologies® Worldwide Sales Offices Email: <a href="mailto:sales@cactus-tech.com">sales@cactus-tech.com</a> Email: americas@cactus-tech.com ## **Appendix D.Limited Warranty** #### I. WARRANTY STATEMENT Cactus Technologies® warrants its Industrial Grade products only to be free of any defects in materials or workmanship that would prevent them from functioning properly for five years from the date of purchase. This express warranty is extended by Cactus Technologies® Limited to customers of our products. #### **II. GENERAL PROVISIONS** This warranty sets forth the full extent of Cactus Technologies® responsibilities regarding the Cactus Technologies® Industrial Grade Flash Storage Products. Cactus Technologies®, at its sole option, will repair, replace or refund the purchase price of the defective product. Cactus Technologies® guarantees our products meet all specifications detailed in our product manuals. Although Cactus Technologies® products are designed to withstand harsh environments and have the highest specifications in the industry, they are not warranted to never have failure and Cactus Technologies® does not warranty against incidental or consequential damages. Accordingly, in any use of products in life support systems or other applications where failure could cause injury or loss of life, the products should only be incorporated in systems designed with appropriate redundancy, fault tolerant or backup features. #### III. WHAT THIS WARRANTY COVERS For products found to be defective within five years of purchase, Cactus Technologies® will have the option of repairing, replacing or refunding the purchase price the defective product, if the following conditions are met: - A. The defective product is returned to Cactus Technologies® for failure analysis as soon as possible after the failure occurs. - B. An incident card filled out by the user, explaining the conditions of usage and the nature of the failure, accompanies each returned defective product. - C. No evidence is found of abuse or operation of products not in accordance with the published specifications, or of exceeding maximum ratings or operating conditions. All failing products returned to Cactus Technologies® under the provisions of this limited warranty shall be tested to the product's functional and performance specifications. Upon confirmation of failure, each product will be analyzed, by whatever means necessary, to determine the root cause of failure. If the root cause of failure is found to be not covered by the above provisions, then the product will be returned to the customer with a report indicating why the failure was not covered under the warranty. This warranty does not cover defects, malfunctions, performance failures or damages to the unit resulting from use in other than its normal and customary manner, misuse, accident or neglect; or improper alterations or repairs. Cactus Technologies<sup>®</sup> Limited may repair or replace, at its discretion, any product returned by its customers, even if such product is not covered under warranty, but is under no obligation to do so. #### IV. RECEIVING WARRANTY SERVICE According to Cactus Technologies® warranty procedure, defective product should be returned only with prior authorization from Cactus Technologies® Limited. Please contact Cactus Technologies® Customer Service department (tech@cactus-tech.com) with the following information: product model number and description, nature of defect, conditions of use, proof of purchase and purchase date. If approved, Cactus Technologies® will issue a Return Material Authorization or Product Repair Authorization number with shipping instructions.