ТМ # Industrial Grade CF Card Product Manual #### **Corporate Headquarters** Suite C, 15/F, Capital Trade Center 62 Tsun Yip Street, Kwun Tong Kowloon, Hong Kong The information in this manual is believed to be accurate at the time of publication but is subject to change without notice. Cactus Technologies The Limited shall not be liable for technical or editorial errors or omissions contained herein; nor for incidental or consequential damages resulting from the furnishing, performance, or use of this material. Cactus Technologies makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Cactus Technologies assume any liability arising out of the application or use of its products, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Cactus Technologies products are not designed, intended or authorized for use as components in systems intended for surgical implant into the body or in other applications intended to support or sustain life or for any application where the failure of a Cactus Technologies product can result in personal injury or death. Users of Cactus Technologies products for such unintended and unauthorized applications shall assume all risk of such use and shall indemnify and hold Cactus Technologies and its officers, employees, subsidiaries, affiliates and distributors harmless against all claims, costs, damages, expenses and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended and unauthorized use, even if such claim alleges that Cactus Technologies was negligent regarding the design or manufacture of the part. All parts of the Cactus Technologies documentation are protected by copyright law and all rights are reserved. This documentation may not, in whole or in part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without prior consent, in writing, from Cactus Technologies, Limited. © 2005, 2006, 2007, 2008 Cactus Technologies Limited. All rights reserved. # **Table of Contents** | 1.Introduction to Cactus Technologies Industrial Grade CF Products | 1 | |---------------------------------------------------------------------------------|----| | 1.1.Supported Standards | 2 | | 1.2.Product Features | 2 | | 1.2.1.Host and Technology Independence | | | 1.2.2.Defect and Error Management | | | 1.2.3.Intelligent Power Management | | | 1.2.4.Power Supply Requirements | 3 | | 2.Product Specifications | 4 | | 2.1.System Environmental Specifications. | 4 | | 2.2.System Power Requirements | 4 | | 2.3.System Performance | 5 | | 2.4.System Reliability | 5 | | 2.5.Physical Specifications | 5 | | 2.5.1.CompactFlash Physical Specifications | 5 | | 2.6.Capacity Specifications | 7 | | 2.6.1.CompactFlash Capacity Specifications | 7 | | 3.Interface Description | 8 | | 3.1.CF Pin Assignments and Pin Type | | | 3.2.Signal Description | | | 3.3.Electrical Specification. | | | 3.3.1.Absolute Maximum Ratings. | | | 3.3.2.DC Characteristics | | | 3.3.3.AC Characteristics | | | 3.4.Card Configuration. | | | 3.4.1.Attribute Memory Function | | | 3.4.2.Configuration Option Register (Address 200h in Attribute Memory) | | | 3.4.3.Card Configuration and Status Register (Address 202h in Attribute Memory) | 17 | | 3.4.4.Pin Replacement Register (Address 204h in Attribute Memory) | 17 | | 3.4.5.Socket and Copy Register (Address 206h in Attribute Memory) | 18 | | 3.5.I/O Transfer Function | 19 | | 3.6.Common Memory Transfer Function | 19 | | 3.7.True IDE Mode I/O Transfer Function | 20 | | 4.ATA Drive Register Set Definition and Protocol | 20 | | 4.1.I/O Primary and Secondary Address Configurations | 21 | | 4.2.Contiguous I/O Mapped Addressing | | | 4.3.Memory Mapped Addressing | | | 4.4.True IDE Mode Addressing | | | 4.5.ATA Registers | | | 4.5.1.Data Register (Address—1F0[170];Offset 0, 8, 9) | | | 4.5.2.Error Register (Address—1F1[171]; Offset 1, 0Dh Read Only) | | | 4.5.3.Feature Register (Address—1F1[171]; Offset 1, 0Dh Write Only | 25 | | 4.5.4.Sector Count Register (Address—1F2[172]; Offset 2) | 25 | | 4.5.5.Sector Number (LBA 7-0) Register (Address—1F3[173]; Offset 3) | 26 | |------------------------------------------------------------------------------------------------|----| | 4.5.6.Cylinder Low (LBA 15-8) Register (Address—1F4[174]; Offset 4) | 26 | | 4.5.7.Cylinder High (LBA 23-16) Register (Address—1F5[175]; Offset 5) | 26 | | 4.5.8.Drive/Head (LBA 27-24) Register (Address 1F6[176]; Offset 6) | 26 | | 4.5.9. Status and Alternate Status Registers (Address 1F7[177] and 3F6[376]; Offsets 7 and Eh) | 27 | | 4.5.10.Device Control Register (Address—3F6[376]; Offset Eh) | 27 | | 4.5.11.Card (Drive) Address Register (Address 3F7[377]; Offset Fh) | 28 | | 5.CIS Description | 29 | | Appendix A.Ordering Information | 49 | | A.1.CompactFlash Memory Card | | | Appendix B.Technical Support Services | 50 | | B.1.Direct Cactus Technical Support | 50 | | Appendix C.Cactus Worldwide Sales Offices | 51 | | Appendix D.Limited Warranty | 52 | # 1.Introduction to Cactus Technologies Industrial Grade CF Products #### Features: - Solid state design with no moving parts - Industry standard CF Type I form factor - Supports ATA PIO Modes 0-4 - Supports MultiWord DMA Modes 0-2 - Supports TrueIDE Mode - High reliability, MTBF > 4,000,000 hrs. - Enhanced error correction, < 1 error in 10<sup>14</sup> bits read - Intelligent power management to reduce power consumption - Dual voltage support: 3.3V/5.0V #### Overview: The Cactus Technologies CompactFlash® Memory Card (CF) is a high capacity solid-state flash memory product that complies with the Personal Computer Memory Card International Association (PCMCIA) ATA (PC Card ATA) standard. It also supports True IDE Mode, which is electrically compatible with an IDE disk drive. CompactFlash Memory Cards provide up to 4GB of formatted storage capacity in the CF Type I form factor. The Cactus Technologies Industrial Grade CF products use high quality flash memory from well known vendors, such as Samsung Corporation. In addition, it include an on-card intelligent controller that manages interface protocols, data storage and retrieval as well as ECC, defect handling and diagnostics, power management, and clock control. The controller's firmware is upgradeable, thus allowing feature enhancements and firmware updates in the field. ### 1.1. Supported Standards Cactus Technologies CompactFlash Memory Cards are fully electrically compatible with the following specifications: - PCMCIA PC Card Standard v2.1 - PCMCIA PC Card ATA Specification - CompactFlash Specification 2.0 - ATA Specification published by ANSI: X3.221 AT Attachment Interface for Disk Drives #### 1.2. Product Features Cactus Technologies Industrial Compact Flash Cards contain a high level, intelligent controller. This intelligent controller provides many capabilities not found in other types of memory cards. These capabilities include the following: - Standard ATA register and command set (same as found on most magnetic disk drives). - Manages details of erasing and programming flash memory independent of the host system - Sophisticated defect managing capabilities (similar to magnetic disk drives). - Sophisticated system for error recovery using powerful error correction code (ECC). - Intelligent power management for low power operation. ### 1.2.1. Host and Technology Independence Cactus Technologies Industrial CF Cards appears as a standard ATA disk drive to the host system. The card utilizes a 512-byte sector which is the same as that in an IDE magnetic disk drive. To write or read a sector (or multiple sectors), the host computer software simply issues an ATA Read or Write command to the card as per the ATA protocol. The host software then waits for the command to complete. The host system does not get involved in the details of how the flash memory is erased, programmed or read as this is all managed by the built-in controller in the card. Also, with the intelligent on-board controller, the host system software will not require changing as new flash memory evolves. Thus, systems that support the Cactus Technologies Industrial CF products today will continue to work with future Cactus Technologies Industrial CF cards built with new flash technology without having to update or change host software. #### 1.2.2. Defect and Error Management Cactus Technologies Industrial CF cards contain a sophisticated defect and error management system similar to those found in magnetic disk drives. The defect management is completely transparent to the host and does not consume any user data space. The soft error rate for Cactus Technologies Industrial CF cards is much lower than that of magnetic disk drives. In the extremely rare case where a read error does occur, the card has sophisticated ECC to recover the data. These defect and error management systems, coupled with the solid-state construction, give Cactus Technologies Industrial CF cards unparalleled reliability. #### 1.2.3. Intelligent Power Management Cactus Technologies Industrial CF cards employ sophisticated power management algorithms to conserve power. Upon completion of a command, the card will automatically enter sleep mode if no further commands are received. In most situations, the card will be in sleep mode except when the host is accessing it, thus conserving power. The delay from command completion to entering sleep mode can be adjusted. When the card is in sleep mode, any command issued to the card will cause it to exit sleep and respond. #### 1.2.4. Power Supply Requirements This is a dual voltage product, which means it will operate at a voltage range of $3.30 \text{ volts} \pm 10\%$ or $5.00 \text{ volts} \pm 10\%$ . Per the PCMCIA specification Section 2.1.1, the host system must apply 0 volts in order to change a voltage range. This same procedure of providing 0 volts to the card is required if the host system applies an input voltage outside the desired voltage by more than 20%. This means less than 4.0 volts for the 5.00 volt range and less than 2.70 volts for the 3.30 volt range. # 2. Product Specifications For all the following specifications, values are defined at ambient temperature and nominal supply voltage unless otherwise stated. # 2.1. System Environmental Specifications **Table 2-1. Environmental Specifications** | | | Cactus CF Products | |----------------------------------|----------------------------|----------------------------------------------------------| | Temperature | Operating: | 0° C to +70° C (Standard)<br>-45° C to +90° C (Extended) | | Humidity | Operating & Non-Operating: | 8% to 95%, non-condensing | | Acoustic Noise | | 0 dB | | Vibration | Operating & Non-Operating: | 30 G peak to peak maximum | | Shock | Operating & Non-Operating: | 3,000 G maximum | | Altitude (relative to sea level) | Operating & Non-Operating: | 70,000 feet maximum | # 2.2. System Power Requirements **Table 2-2. Power Requirements** | | | Cactus Industrial CF Products | | | | | |--------------------------|----------|-------------------------------|---------|--|--|--| | DC Input Voltage (VCC) | | 3.3V ±10% | 5V ±10% | | | | | 100 mV max. ripple (p-p) | | | | | | | | (Maximum Average | Sleep: | 400 μΑ | 800 μΑ | | | | | Value) | Reading: | 45 mA | 47 mA | | | | | See Notes. | Writing: | 53 mA | 58 mA | | | | | | | | | | | | v1.9 **NOTES**: All values quoted are typical at ambient temperature and nominal supply voltage unless otherwise stated. Sleep mode is specified under the condition that all card inputs are static CMOS levels and in a "Not Busy" operating state. # 2.3. System Performance All performance timings assume the card controller is in the default (i.e., fastest) mode. Table 2-3. Performance | Start Up Times | Reset to ready: | 35 msec typical | |---------------------|-----------------|-----------------| | Read Transfer Rate | | 8.0 MBytes/sec | | Write Transfer Rate | | 6.0 MBytes/sec | | Controller Overhead | Command to | 2 msec maximum | | | DRQ | | # 2.4. System Reliability Table 2-4. Reliability | MTBF (@ 25°C) | > 4,000,000 hours | |------------------|---------------------------------------------------------| | Data Reliability | < 1 non-recoverable error in 10 <sup>14</sup> bits READ | | Endurance: | > 2,000,000 erase/program cycles | # 2.5. Physical Specifications The following sections provide the physical specifications for Cactus Technologies Industrial CompactFlash products. #### 2.5.1. CompactFlash Physical Specifications Refer to Table 2-5 and see Figure 2-2 for CompactFlash Memory Card physical specifications and dimensions. v1.9 Table 2-5. CompactFlash Physical Specifications | | CompactFlash | |------------|--------------------------------------------------| | Weight: | 11.4 g (.40 oz) typical, 14.2 g (.50 oz) maximum | | Length: | 36.40 ± 0.15 mm (1.433 ±.006 in) | | Width: | 42.80 ± 0.10 mm (1.685 ±.004 in) | | Thickness: | 3.3 mm ± 0.10 mm (.130 ±.004 in) (Excluding Lip) | Figure 2-1. CompactFlash Memory Card Dimensions # 2.6. Capacity Specifications The following sections provide capacity specifications for Cactus Technologies CompactFlash products. # 2.6.1. CompactFlash Capacity Specifications Table 2-6 shows the specific capacity for the various models and the default number of heads, sectors/track and cylinders. Table 2-6. Model Capacities | Capacity | Capacity<br>(formatted) | Sectors/Card<br>(Max LBA+1) | No. of<br>Heads | No. of<br>Sectors/Track | No. of<br>Cylinders | |----------|-------------------------|-----------------------------|-----------------|-------------------------|---------------------| | 32MB | 32,440,320 bytes | 63360 | 4 | 32 | 495 | | 64MB | 64,880,640 bytes | 126,720 | 8 | 32 | 495 | | 128MB | 129,761,280 bytes | 253,440 | 8 | 32 | 990 | | 256MB | 259,522,560 bytes | 506,880 | 16 | 32 | 990 | | 512MB | 521,256,960 bytes | 1,018,080 | 16 | 63 | 1,010 | | 1GB | 1,047,674,880 bytes | 2,046,240 | 16 | 63 | 2,030 | | 2GB | 2,097,930,240 bytes | 4,097,520 | 16 | 63 | 4,065 | | 4GB | 4,224,245,760 bytes | 8,250,480 | 16 | 63 | 8,185 | | 8GB | 8,456,749,056 bytes | 16,517,088 | 16 | 63 | 16386 | # 3.Interface Description The following sections provide detailed information on the Cactus Technologies Industrial CompactFlash card interface. # 3.1. CF Pin Assignments and Pin Type The signal/pin assignments are listed in Table 3-7. Low active signals have a "-" prefix. Pin types are Input, Output or Input/Output. Sections 3.3.1 to 3.3.4 define the DC characteristics for all input and output type structures. Table 3-7. CompactFlash Pin Assignments and Pin Type | PC Ca | ard Memory | Mode | PC Card I/O Mode | | de | 7 | True IDE Mod | е | |-------|------------|------|------------------|---------|------|-----|------------------|------| | Pin | Signal | Pin | Pin | Signal | Pin | Pin | Signal | Pin | | Num | Name | Type | Num | Name | Type | Num | Name | Туре | | 1 | GND | | 1 | GND | | 1 | GND | | | 2 | D03 | I/O | 2 | D03 | I/O | 2 | D03 | I/O | | 3 | D04 | I/O | 3 | D04 | I/O | 3 | D04 | I/O | | 4 | D05 | I/O | 4 | D05 | I/O | 4 | D05 | I/O | | 5 | D06 | I/O | 5 | D06 | I/O | 5 | D06 | I/O | | 6 | D07 | I/O | 6 | D07 | I/O | 6 | D07 | I/O | | 7 | -CE1 | 1 | 7 | -CE1 | 1 | 7 | -CS0 | 1 | | 8 | A10 | 1 | 8 | A10 | 1 | 8 | A10 <sup>2</sup> | 1 | | 9 | -OE | 1 | 9 | -OE | 1 | 9 | -ATA SEL | 1 | | 10 | A09 | 1 | 10 | A09 | 1 | 10 | A09 <sup>2</sup> | 1 | | 11 | A08 | 1 | 11 | A08 | 1 | 11 | A08 <sup>2</sup> | 1 | | 12 | A07 | 1 | 12 | A07 | 1 | 12 | A07 <sup>2</sup> | 1 | | 13 | VCC | | 13 | VCC | | 13 | VCC | | | 14 | A06 | 1 | 14 | A06 | 1 | 14 | A06 <sup>2</sup> | 1 | | 15 | A05 | 1 | 15 | A05 | 1 | 15 | A05 <sup>2</sup> | 1 | | 16 | A04 | I | 16 | A04 | I | 16 | A04 <sup>2</sup> | Ţ | | 17 | A03 | I | 17 | A03 | I | 17 | A03 <sup>2</sup> | I | | 18 | A02 | 1 | 18 | A02 | 1 | 18 | A02 | 1 | | 19 | A01 | 1 | 19 | A01 | 1 | 19 | A01 | 1 | | 20 | A00 | 1 | 20 | A00 | 1 | 20 | A00 | 1 | | 21 | D00 | I/O | 21 | D00 | I/O | 21 | D00 | I/O | | 22 | D01 | I/O | 22 | D01 | I/O | 22 | D01 | I/O | | 23 | D02 | I/O | 23 | D02 | I/O | 23 | D02 | I/O | | 24 | WP | 0 | 24 | -IOIS16 | 0 | 24 | -IOCS16 | 0 | | 25 | -CD2 | 0 | 25 | -CD2 | 0 | 25 | -CD2 | 0 | | 26 | -CD1 | 0 | 26 | -CD1 | 0 | 26 | -CD1 | 0 | | PC Ca | ard Memory | Mode | PC Card I/O Mode | | | 1 | True IDE Mod | е | |-------|-------------------|------|------------------|-------------------|-----|----|-------------------|-----| | 27 | D11 <sup>1</sup> | I/O | 27 | D11 <sup>1</sup> | I/O | 27 | D11 <sup>1</sup> | I/O | | 28 | D12 <sup>1</sup> | I/O | 28 | D12 <sup>1</sup> | I/O | 28 | D12 <sup>1</sup> | I/O | | 29 | D13 <sup>1</sup> | I/O | 29 | D13 <sup>1</sup> | I/O | 29 | D13 <sup>1</sup> | I/O | | 30 | D14 <sup>1</sup> | I/O | 30 | D14 <sup>1</sup> | I/O | 30 | D14 <sup>1</sup> | I/O | | 31 | D15 <sup>1</sup> | I/O | 31 | D15 <sup>1</sup> | I/O | 31 | D15 <sup>1</sup> | I/O | | 32 | -CE2 <sup>1</sup> | I | 32 | -CE2 <sup>1</sup> | I | 32 | -CS1 <sup>1</sup> | I | | 33 | -VS1 | 0 | 33 | -VS1 | 0 | 33 | -VS1 | 0 | | 34 | -IORD | I | 34 | -IORD | I | 34 | -IORD | I | | 35 | -IOWR | I | 35 | -IOWR | I | 35 | -IOWR | I | | 36 | -WE | I | 36 | -WE | I | 36 | -WE <sup>3</sup> | I | | 37 | RDY/BSY | 0 | 37 | IREQ | 0 | 37 | INTRQ | 0 | | 38 | VCC | | 38 | VCC | | 38 | VCC | | | 39 | -CSEL | 1 | 39 | -CSEL | 1 | 39 | -CSEL | I | | 40 | -VS2 | 0 | 40 | -VS2 | 0 | 40 | -VS2 | 0 | | 41 | RESET | I | 41 | RESET | I | 41 | -RESET | 1 | | 42 | -WAIT | 0 | 42 | -WAIT | 0 | 42 | IORDY | 0 | | 43 | -INPACK | 0 | 43 | -INPACK | 0 | 43 | DMARQ | 0 | | 44 | -REG | I | 44 | -REG | I | 44 | -DMACK | Ţ | | 45 | BVD2 | I/O | 45 | -SPKR | I/O | 45 | -DASP | I/O | | 46 | BVD1 | I/O | 46 | -STSCHG | I/O | 46 | -PDIAG | I/O | | 47 | D08 <sup>1</sup> | I/O | 47 | D08 <sup>1</sup> | I/O | 47 | D08 <sup>1</sup> | I/O | | 48 | D09 <sup>1</sup> | I/O | 48 | D09 <sup>1</sup> | I/O | 48 | D09 <sup>1</sup> | I/O | | 49 | D10 <sup>1</sup> | I/O | 49 | D10 <sup>1</sup> | I/O | 49 | D10 <sup>1</sup> | I/O | | 50 | GND | | 50 | GND | | 50 | GND | | **NOTE**: 1. These signals are required only for 16-bit access and not required when installed in 8-bit systems. For lowest power dissipation, leave these signals open. - 2. Should be grounded by the host. - 3. Should be tied to VCC by the host. - 4. Please refer to Section 3.3 for definitions of In, Out type. # 3.2. Signal Description The Cactus Technologies Industrial CompactFlash products can be configured to operate in either I/O mode or memory mode as per the *PCMCIA Release 2.1 specification*. The configuration of the CompactFlash cards are controlled using the standard PCMCIA configuration registers starting at address 200h in the Attribute Memory space of the CompactFlash Memory Card. The Cactus Technologies Industrial CompactFlash cards also supports a TrueIDE mode. This mode is entered by grounding the – OE pin on power up. Table 3-8 describes the I/O signals. Signals whose source is the host are designated as inputs while signals that the CompactFlash Memory Card sources are outputs. The CompactFlash Card logic levels conform to those specified in the *PCMCIA Release 2.1 Specification*. See Section 3.3 for definitions of Input and Output type. Table 3-8. Signal Description | Signal Name | Dir. | Description | |----------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A10—A0<br>(CF Card Memory Mode) | I | These address lines along with the -REG signal are used to select the following: The I/O port address registers within the CompactFlash Card, the memory mapped port address registers within the card, a byte in the card's information structure and its configuration control and status registers. | | A10—A0<br>(CF Card I/O Mode) | | This signal is the same as the CF Card Memory Mode signal. | | A2—A0 | 1 | In True IDE Mode only A[2:0] is used to select the one of eight registers in the Task File. | | (True IDE Mode)<br>A10—A3<br>(True IDE Mode) | | In True IDE Mode these remaining address lines should be grounded by the host. | | BVD1<br>(CF Card Memory Mode) | I/O | This signal is asserted high as the BVD1 signal since a battery is not used with this product. | | -STSCHG<br>(CF Card I/O Mode)<br>Status Changed | | This signal is asserted low to alert the host to changes in the RDY/-BSY and Write Protect states, while the I/O interface is configured. Its use is controlled by the Card Config and Status Register. | | -PDIAG<br>(True IDE Mode) | | In the True IDE Mode, this input/output is the Pass Diagnostic signal in the Master/Slave handshake protocol. | | BVD2<br>(CF Card Memory Mode) | I/O | This output line is always driven to a high state in Memory Mode since a battery is not required for this product. | | -SPKR<br>(CF Card I/O Mode) | | This output line is always driven to a high state in I/O Mode since this product does not support the audio function. | | -DASP<br>(True IDE Mode) | | In the True IDE Mode, this input/output is the Disk Active/Slave Present signal in the Master/Slave handshake protocol. | | -CD1, -CD2<br>(CF Card Memory Mode) | 0 | These Card Detect pins are connected to ground on the CompactFlash Card. They are used by the host to determine if the card is fully inserted into its socket. | | -CD1, -CD2<br>(CF Card I/O Mode) | | This signal is the same for all modes. | | -CD1, -CD2<br>(True IDE Mode) | | This signal is the same for all modes. | | -CE1, -CE2<br>(CF Card Memory Mode)<br>Card Enable | I | These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performedCE2 always accesses the odd byte of the wordCE1 accesses the even byte or the Odd byte of the word depending on A0 and -CE2. A multiplexing scheme based on A0, -CE1, and -CE2 allows 8 bit hosts to access all data on D0-D7. See Tables 3-11, 3-12, 3-15, and 3-16. | | -CE1, -CE2<br>(CF Card I/O Mode)<br>Card Enable | | This signal is the same as the CF Card Memory Mode signal. | | -CS0, -CS1<br>(True IDE Mode) | | In the True IDE Mode -CS0 is the chip select for the task file registers while -CS1 is used to select the Alternate Status Register and the Device Control Register. | | -CSEL<br>(CF Card Memory Mode) | 1 | This signal is not used for this mode. | | Signal Name | Dir. | Description | |----------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -CSEL<br>(CF Card I/O Mode) | | This signal is not used for this mode. | | -CSEL<br>(True IDE Mode) | | This internally pulled up signal is used to configure this device as a Master or a Slave when configured in the True IDE Mode. When this pin is grounded, this device is configured as a Master. When the pin is open, this device is configured as a Slave. | | D15—D00<br>(CF Card Memory Mode) | I/O | These lines carry the Data, Commands and Status information between the host and the controller. D00 is the LSB of the Even Byte of the Word. D08 is the LSB of the Odd Byte of the Word. | | D15—D00<br>(CF Card I/O Mode) | | These signals are the same as the CF Card Memory Mode signal. | | D15—D00<br>(True IDE Mode) | | In True IDE Mode all Task File operations occur in byte mode on the low order bus D00-D07 while all data transfers are 16 bits using D00-D15. | | GND<br>(CF Card Memory Mode) | | Ground. | | GND<br>(CF Card I/O Mode) | = | This signal is the same for all modes. | | GND<br>(True IDE Mode) | | This signal is the same for all modes. | | -INPACK<br>(CF Card Memory Mode) | 0 | This signal is not used in this mode. | | -INPACK<br>(CF Card I/O Mode)<br>Input Acknowledge | | The Input Acknowledge signal is asserted by the CompactFlash Card when the card is selected and responding to an I/O read cycle at the address that is on the address bus. This signal is used by the host to control the enable of any input data buffers between the card and the CPU. | | DMARQ (True IDE Mode) | | In True IDE Mode, this pin is an output from the card to request DMA mode transfer. | | -IORD<br>(CF Card Memory Mode) | ı | This signal is not used in this mode. | | -IORD<br>(CF Card I/O Mode) | | This is an I/O Read strobe generated by the host. This signal gates I/O data onto the bus from the CompactFlash Card when the card is configured to use the I/O interface. | | -IORD<br>(True IDE Mode) | | In True IDE Mode, this signal has the same function as in CF Card I/O Mode. | | -IOWR<br>(CF Card Memory Mode) | I | This signal is not used in this mode. | | -IOWR<br>(CF Card I/O Mode) | | The I/O Write strobe pulse is used to clock I/O data on the Card Data bus into the CompactFlash controller registers when the card is configured to use the I/O interface. | | | | The clocking will occur on the negative to positive edge of the signal (trailing edge). | | -IOWR<br>(True IDE Mode) | | In True IDE Mode, this signal has the same function as in CF Card I/O Mode. | | -OE<br>(CF Card Memory Mode) | ı | This is an Output Enable strobe generated by the host interface. It is used to read data from the CompactFlash Card in Memory Mode and to read the CIS and configuration registers. | | -OE<br>(CF Card I/O Mode) | | In CF Card I/O Mode, this signal is used to read the CIS and configuration registers. | v1.9 | Signal Name | Dir. | Description | |----------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -ATA SEL<br>(True IDE Mode) | | To enable True IDE Mode this input should be grounded by the host. | | RDY/-BSY<br>(CF Card Memory Mode) | 0 | In Memory Mode this signal is set high when the CompactFlash Card is ready to accept a new data transfer operation and held low when the card is busy. The Host memory card socket must provide a pull-up resistor. At power up and at Reset, the RDY/-BSY signal is held low (busy) until the CompactFlash Card has completed its power up or reset function. No access of any type should be made to the CompactFlash | | | | Card during this time. The RDY/-BSY signal is held high (disabled from being busy) whenever the following condition is true: The CompactFlash Card has been powered up with +RESET continuously disconnected or asserted. | | -IREQ<br>(CF Card I/O Mode) | | I/O Operation—After the CompactFlash Card has been configured for I/O operation, this signal is used as -Interrupt Request. This line is strobed low to generate a pulse mode interrupt or held low for a level mode interrupt. | | INTRQ<br>(True IDE Mode) | | In True IDE Mode, this signal is the active high Interrupt Request to the host. | | -REG<br>(CF Card Memory Mode)<br>Attribute Memory Select | ı | This signal is used during Memory Cycles to distinguish between Common Memory and Register (Attribute) Memory accesses. High for Common Memory, Low for Attribute Memory. | | -REG<br>(CF Card I/O Mode) | | The signal must also be active (low) during I/O Cycles when the I/O address is on the Bus. | | -DMACK (True IDE Mode) | | In True IDE Mode, this is an input from the host to signal that the DMA request from the device has been acknowledged. | | RESET<br>(CF Card Memory Mode) | I | When the pin is high, this signal resets the CompactFlash Card. The card is Reset only at power up if this pin is left high or open from power-up. The card is also reset when the Soft Reset bit in the Card Configuration Option Register is set. | | RESET<br>(CF Card I/O Mode) | | This signal is the same as the CF Card Memory Mode signal. | | -RESET<br>(True IDE Mode) | | In the True IDE Mode this input pin is the active low hardware reset from the host. | | VCC<br>(CF Card Memory Mode) | | +5 V, +3.3 V power. | | VCC<br>(CF Card I/O Mode) | | This signal is the same for all modes. | | VCC<br>(True IDE Mode) | | This signal is the same for all modes. | | -VS1<br>-VS2<br>(CF Card Memory Mode) | 0 | Voltage Sense SignalsVS1 is grounded so that the CompactFlash Card CIS can be read at 3.3 volts and -VS2 is open and reserved by CF Card for a secondary voltage. | | -VS1<br>-VS2<br>(CF Card I/O Mode) | | This signal is the same for all modes. | 12 v1.9 | Signal Name | Dir. | Description | |----------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -VS1<br>-VS2<br>(True IDE Mode) | | This signal is the same for all modes. | | -WAIT<br>(CF Card Memory Mode) | 0 | The –WAIT signal is driven by the CompactFlash Card to signal to the host to delay completion of the memory cycle in progress. | | -WAIT<br>(CF Card I/O Mode) | | The –WAIT signal is driven by the CompactFlash Card to signal to the host to delay completion of the I/O cycle in progress. | | -IORDY<br>(True IDE Mode) | | The -IORDY signal is driven by the CompactFlash Card to extend the I/O cycle in progress. | | -WE<br>(CF Card Memory Mode) | I | This is a signal driven by the host and used for strobing memory write data to the registers of the CompactFlash Card when the card is configured in the memory interface mode. It is also used for writing the configuration registers. | | -WE<br>(CF Card I/O Mode) | | In CF Card I/O Mode, this signal is used for writing the configuration registers. | | Reserved<br>(True IDE Mode) | | In True IDE Mode this input signal is not used and should be connected to VCC by the host. | | WP<br>(CF Card Memory Mode)<br>Write Protect | 0 | Memory Mode—The CompactFlash Card does not have a write protect switch. This signal is held low after the completion of the reset initialization sequence. | | -IOIS16<br>(CF Card I/O Mode) | | I/O Operation—When the CompactFlash Card is configured for I/O Operation, Pin 24 is used for the -I/O Selected is 16 Bit Port (-IOIS16) function. A Low signal indicates that a 16 bit or odd byte only operation can be performed at the addressed port. | | -IOCS16<br>(True IDE Mode) | | In True IDE Mode this output signal is asserted low when this device is expecting a word data transfer cycle. | # 3.3. Electrical Specification The following table defines all D.C. Characteristics for the CompactFlash Memory Card Series. Unless otherwise stated, conditions are: $$Vcc = 5V \pm 10\%$$ or $Vcc = 3.3V \pm 10\%$ Ta = -40°C to 85°C # 3.3.1. Absolute Maximum Ratings | Parameter | Symbol | MIN | MAX | Units | |-------------------------|--------|------|------|-------| | Storage Temperature | Ts | -65 | +150 | °C | | Operating Temperature | $T_A$ | -45 | +90 | °C | | Vcc with respect to GND | Vcc | -0.3 | 6.5 | V | #### 3.3.2. DC Characteristics | Parameter | Symbol | MIN | MAX | Units | |--------------------------|--------------------------------|------|-----------|-------| | Input Voltage | Vin | -0.5 | Vcc + 0.5 | V | | Output Voltage | Vout | -0.3 | Vcc + 0.3 | V | | Input Leakage Current | ILI | -10 | 10 | uA | | Output Leakage Current | I <sub>LO</sub> | -10 | 10 | uA | | Input/Output Capacitance | C <sub>I</sub> /C <sub>o</sub> | | 10 | pF | | Operating Current | Icc | | | mA | | Sleep Mode | | | 0.2 | | | @20 MHz (3.3V) | | | 20 | | | @40 MHz (3.3V) | | | 40 | | | @20 MHz (5.0V) | | | 30 | | | @40 MHz (5.0V) | | | 50 | | #### 3.3.3. AC Characteristics Cactus Technolgies CF Cards meet all the timing requirements as specified in *CompactFlash Specification 2.0 and PCMCIA PC Card Standard v2.1*. Please refer to those documents for details on interface AC timing diagrams and specifications. # 3.4. Card Configuration The CompactFlash Memory Cards are identified by information in the Card Information Structure (CIS). The entries in Table 3-9 and Table 3-10 show how to access the various registers and address spaces in the memory cards. Table 3-9. Registers and Memory Space Decoding | -CE2 | -CE1 | -REG | -OE | -WE | A10 | A9 | A8-A4 | А3 | A2 | <b>A</b> 1 | Α0 | SELECTED SPACE | | |------|------|------|-----|-----|-----|----|-------|----|----|------------|----|------------------------------------|--| | 1 | 1 | Χ | Χ | Χ | Χ | Χ | XX | Χ | Χ | Χ | Χ | Standby | | | Χ | 0 | 0 | 0 | 1 | Х | 1 | XX | Χ | Χ | Χ | 0 | Configuration Registers Read | | | 1 | 0 | 1 | 0 | 1 | Х | Χ | XX | Χ | Χ | Χ | Χ | Common Memory Read (8 Bit D7-D0) | | | 0 | 1 | 1 | 0 | 1 | Χ | Χ | XX | Χ | Χ | Х | Χ | Common Memory Read (8 Bit D15-D8) | | | 0 | 0 | 1 | 0 | 1 | Х | Χ | XX | Χ | Χ | Χ | 0 | Common Memory Read (16 Bit D15-D0) | | | Х | 0 | 0 | 1 | 0 | Х | 1 | XX | Χ | Χ | Χ | 0 | Configuration Registers Write | | | 1 | 0 | 1 | 1 | 0 | Χ | Χ | XX | Χ | Χ | Χ | Χ | Common Memory Write (8 Bit D7-D0) | | | 0 | 1 | 1 | 1 | 0 | Х | Χ | XX | Χ | Χ | Χ | Χ | Common Memory Write (8 Bit D15-D8) | | | 0 | 0 | 1 | 1 | 0 | Χ | Х | XX | Χ | Χ | Χ | 0 | Common Memory Write (16 Bit D15-D0) | |---|---|---|---|---|---|---|----|---|---|---|---|--------------------------------------| | Х | 0 | 0 | 0 | 1 | 0 | 0 | XX | Χ | Χ | Χ | 0 | Card Information Structure Read | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | XX | Χ | Χ | Χ | 0 | Invalid Access (CIS Write) | | 1 | 0 | 0 | 0 | 1 | Χ | Χ | XX | Χ | Χ | Χ | 1 | Invalid Access (Odd Attribute Read) | | 1 | 0 | 0 | 1 | 0 | Χ | Χ | XX | Χ | Χ | Χ | 1 | Invalid Access (Odd Attribute Write) | | 0 | 1 | 0 | 0 | 1 | Χ | Χ | XX | Χ | Χ | Χ | Χ | Invalid Access (Odd Attribute Read) | | 0 | 1 | 0 | 1 | 0 | Х | Χ | XX | Χ | Χ | Х | Χ | Invalid Access (Odd Attribute Write) | Table 3-10. Configuration Registers Decoding | -CE2 | -CE1 | -REG | -OE | -WE | A10 | <b>A</b> 9 | A8-A4 | А3 | A2 | <b>A</b> 1 | Α0 | SELECTED REGISTER | | |------|------|------|-----|-----|-----|------------|-------|----|----|------------|----|--------------------------------|--| | Χ | 0 | 0 | 0 | 1 | 0 | 1 | 00 | 0 | 0 | 0 | 0 | Configuration Option Reg Read | | | Χ | 0 | 0 | 1 | 0 | 0 | 1 | 00 | 0 | 0 | 0 | 0 | Configuration Option Reg Write | | | Χ | 0 | 0 | 0 | 1 | 0 | 1 | 00 | 0 | 0 | 1 | 0 | Card Status Register Read | | | Х | 0 | 0 | 1 | 0 | 0 | 1 | 00 | 0 | 0 | 1 | 0 | Card Status Register Write | | | Х | 0 | 0 | 0 | 1 | 0 | 1 | 00 | 0 | 1 | 0 | 0 | Pin Replacement Register Read | | | Х | 0 | 0 | 1 | 0 | 0 | 1 | 00 | 0 | 1 | 0 | 0 | Pin Replacement Register Write | | | Х | 0 | 0 | 0 | 1 | 0 | 1 | 00 | 0 | 1 | 1 | 0 | Socket and Copy Register Read | | | Х | 0 | 0 | 1 | 0 | 0 | 1 | 00 | 0 | 1 | 1 | 0 | Socket and Copy Register Write | | **NOTE**: The location of the card configuration registers should always be read from the CIS since these locations may vary in future products. No writes should be performed to the CompactFlash Memory Card attribute memory except to the card configuration register addresses. All other attribute memory locations are reserved. #### 3.4.1. Attribute Memory Function Attribute memory is a space where CompactFlash Memory Card CIS and configurations registers are stored, and is limited to 8-bit wide accesses only at even addresses. As in the Main Memory Read functions, the signals -CE1 and -CE2 control the even-byte and odd-byte address, but only the even-byte data is valid during the Attribute Memory access. Refer to Table 3-11 for signal states and bus validity for the Attribute Memory function. **Table 3-11. Attribute Memory Function** | Function Mode | -REG | -CE2 | -CE1 | <b>A</b> 9 | A0 | -OE | -WE | D15-D8 | D7-D0 | |------------------------------------------|------|------|------|------------|----|-----|-----|-------------|-----------| | Standby Mode | Χ | Н | Н | Χ | Χ | Χ | Χ | High Z | High Z | | Read Byte Access CIS ROM (8 bits) | L | Н | L | L | L | L | Н | High Z | Even Byte | | Write Byte Access CIS (8 bits) (Invalid) | L | Н | L | L | L | Н | L | Do not care | Even Byte | | Read Byte Access Configuration (8 bits) | L | Н | L | Н | L | L | Н | High Z | Even Byte | |-------------------------------------------|---|---|---|---|---|---|---|-------------|-----------| | Write Byte Access Configuration (8 bits) | L | Н | L | Н | L | Н | L | Do not care | Even Byte | | Read Word Access CIS (16 bits) | L | L | L | L | Х | L | Н | Not Valid | Even Byte | | Write Word Access CIS (16 bits) (Invalid) | L | L | L | L | Х | Н | L | Do not care | Even Byte | | Read Word Access Configuration (16 bits) | L | L | L | Н | Х | L | Н | Not Valid | Even Byte | | Write Word Access Configuration (16 bits) | L | L | L | Н | Х | Н | L | Do not care | Even Byte | **NOTE**: The -CE signal or both the -OE signal and the -WE signal must be de-asserted between consecutive cycle operations. #### 3.4.2. Configuration Option Register (Address 200h in Attribute Memory) The Configuration Option Register is used to configure the cards interface, address decoding and interrupt and to issue a soft reset to the CompactFlash Memory Card. | Operation | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|--------|---------|-------|-------|-------|-------|-------|-------| | R/W | SRESET | LevIREQ | Conf5 | Conf4 | Conf3 | Conf2 | Conf1 | Conf0 | #### **SRESET** Soft Reset—Setting this bit to one (1), waiting the minimum reset width time and returning to zero (0) places the CompactFlash Memory Card in the Reset state. Setting this bit to one (1) is equivalent to assertion of the +RESET signal except that the SRESET bit is not cleared. Returning this bit to zero (0) leaves the CompactFlash Memory Card in the same un-configured, Reset state as following power-up and hardware reset. This bit is set to zero (0) by power-up and hardware reset. Using the PC Card Soft Reset is considered a hard Reset by the ATA Commands. Contrast with Soft Reset in the Device Control Register. #### LevIREQ This bit is set to one (1) when Level Mode Interrupt is selected, and zero (0) when Pulse Mode is selected. Set to zero (0) by Reset. #### Conf5—Conf0 Configuration Index. Set to zero (0) by reset. It's used to select operation mode of the CompactFlash Memory Card as shown below. **NOTE**: Conf5 and Conf4 are reserved and must be written as zero (0). #### Table 3-12. Card Configurations | Conf5 | Conf4 | Conf3 | Conf2 | Conf1 | Conf0 | Disk Card Mode | |-------|-------|-------|-------|-------|-------|-------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | Memory Mapped | | 0 | 0 | 0 | 0 | 0 | 1 | I/O Mapped, Any 16 byte system decoded boundary | | 0 | 0 | 0 | 0 | 1 | 0 | I/O Mapped, 1F0-1F7/3F6-3F7 | | 0 | 0 | 0 | 0 | 1 | 1 | I/O Mapped, 170-177/376-377 | #### 3.4.3. Card Configuration and Status Register (Address 202h in Attribute Memory) The Card Configuration and Status Register contain information about the Card's condition. Table 3-13. Card Configuration and Status Register Organization | Operation | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|---------|--------|-------|----|----|--------|-----|----| | Read | Changed | SigChg | IOis8 | 0 | 0 | PwrDwn | Int | 0 | | Write | 0 | SigChg | IOis8 | 0 | 0 | PwrDwn | 0 | 0 | #### Changed Indicates that one or both of the Pin Replacement register CRdy, or CWProt bits are set to one (1). When the Changed bit is set, -STSCHG Pin 46 is held low if the SigChg bit is a One (1) and the CompactFlash Memory Card is configured for the I/O interface. - SigChg This bit is set and reset by the host to enable and disable a state-change "signal" from the Status Register, the Changed bit control pin 46 the Changed Status signal. If no state change signal is desired, this bit should be set to zero (0) and pin 46 (-STSCHG) signal will be held high while the CompactFlash Memory Card is configured for I/O. - IOis8 The host sets this bit to a one (1) if the CompactFlash Memory Card is to be configured in an 8-bit I/O mode. The CompactFlash Card is always configured for both 8- and 16-bit I/O, so this bit is ignored. - PwrDwnThis bit indicates whether the host requests the CompactFlash Memory Card to be in the power saving or active mode. When the bit is one (1), the CompactFlash Card enters a power down mode. When zero (0), the host is requesting the CompactFlash Card to enter the active mode. The PC Card Rdy/-Bsy value becomes BUSY when this bit is changed. Rdy/-Bsy will not become Ready until the power state requested has been entered. The CompactFlash Card automatically powers down when it is idle and powers back up when it receives a command. - Int This bit represents the internal state of the interrupt request. This value is available whether or not I/O interface has been configured. This signal remains true until the condition that caused the interrupt request has been serviced. If interrupts are disabled by the -IEN bit in the Device Control Register, this bit is a zero (0). ## 3.4.4. Pin Replacement Register (Address 204h in Attribute Memory) Table 3-14. Pin Replacement Register | Operation | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|----|----|-----------|--------|----|----|-----------|--------| | Read | 0 | 0 | CRdy/-Bsy | CWProt | 1 | 1 | RRdy/-Bsy | RWProt | | Write | 0 | 0 | CRdy/-Bsy | CWProt | 0 | 0 | MRdy/-Bsy | MWProt | CRdy/-Bsy This bit is set to one (1) when the bit RRdy/-Bsy changes state. This bit can also be written by the host. CWProt This bit is set to one (1) when the RWprot changes state. This bit may also be written by the host. #### RRdy/-Bsy This bit is used to determine the internal state of the Rdy/-Bsy signal. This bit may be used to determine the state of the Ready/-Busy as this pin has been reallocated for use as Interrupt Request on an I/O card. When written, this bit acts as a mask for writing the corresponding bit CRdy/-Bsy. **RWProt** This bit is always zero (0) since the CompactFlash Memory Card does not have a Write Protect switch. When written, this bit acts as a mask for writing the corresponding bit CWProt. **MRdy/-Bsy** This bit acts as a mask for writing the corresponding bit CRdy/-Bsy. **MWProt** This bit when written acts as a mask for writing the corresponding bit CWProt. Table 3-15. Pin Replacement Changed Bit/Mask Bit Values | Initial Value of | Written | by Host | Final | Comments | |------------------|---------|---------|---------|-----------------| | (C) Status | "C" Bit | "M" Bit | "C" Bit | | | 0 | X | 0 | 0 | Unchanged | | 1 | X | 0 | 1 | Unchanged | | Х | 0 | 1 | 0 | Cleared by Host | | Х | 1 | 1 | 1 | Set by Host | ### 3.4.5. Socket and Copy Register (Address 206h in Attribute Memory) This register contains additional configuration information. This register is always written by the system before writing the card's Configuration Index Register. Table 3-16. Socket and Copy Register Organization | Operation | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|----------|----|----|-------------|----|----|----|----| | Read | Reserved | 0 | 0 | Drive # | 0 | 0 | 0 | 0 | | Write | 0 | 0 | 0 | Drive # (0) | Х | X | X | Х | #### Reserved This bit is reserved for future standardization. This bit must be set to zero (0) by the software when the register is written. **Drive #** This bit indicates the drive number of the card if twin card configuration is supported. X The socket number is ignored by the CompactFlash Memory Card. #### 3.5. I/O Transfer Function The I/O transfer to or from the CompactFlash Memory Card can be either 8 or 16 bits. When a 16-bit accessible port is addressed, the signal -IOIS16 is asserted by the CompactFlash Card. Otherwise, the -IOIS16 signal is de-asserted. When a 16-bit transfer is attempted, and the -IOIS16 signal is not asserted by the CompactFlash Card, the system must generate a pair of 8-bit references to access the word's even byte and odd byte. The CompactFlash Card permits both 8- and 16-bit accesses to all of its I/O addresses, so -IOIS16 is asserted for all addresses to which the CompactFlash Card responds (refer to Table 3-17). | Function Code | -REG | -CE2 | -CE1 | A0 | -IORD | -IOWR | D15-D8 | D7-D0 | |--------------------------------|------|------|------|----|-------|-------|-------------|-------------| | Standby Mode | Х | Н | Н | Χ | Х | X | High Z | High Z | | Byte Input Access (8 bits) | L | Н | L | L | L | Н | High Z | Even-Byte | | | L | Н | L | Н | L | Н | High Z | Odd-Byte | | Byte Output Access (8 bits) | L | Н | L | L | Н | L | Do not care | Even-Byte | | | L | Н | L | Н | Н | L | Do not care | Odd-Byte | | Word Input Access (16 bits) | L | L | L | L | L | Н | Odd-Byte | Even-Byte | | Word Output Access (16 bits) | L | L | L | L | Н | L | Odd-Byte | Even-Byte | | I/O Read Inhibit | Н | Х | Х | Х | L | Н | Do not care | Do not care | | I/O Write Inhibit | Н | Х | Χ | Х | Н | L | High Z | High Z | | High Byte Input Only (8 bits) | L | L | Н | Х | L | Н | Odd-Byte | High Z | | High Byte Output Only (8 bits) | L | L | Н | Х | Н | L | Odd-Byte | Do not care | Table 3-17. I/O Function # 3.6. Common Memory Transfer Function The Common Memory transfer to or from the CompactFlash card can be either 8 or 16 bits. The CompactFlash cards permit both 8- and 16-bit accesses to all of its Common addresses (refer to Table 3-18). | | | | | | • | | | | |------------------------------|------|------|------|----|-----|-----|-------------|-------------| | Function Code | -REG | -CE2 | -CE1 | Α0 | -OE | -WE | D15-D8 | D7-D0 | | Standby Mode | Х | Н | Н | Х | Х | Х | High Z | High Z | | Byte ReadAccess (8 bits) | Н | Н | L | L | L | Н | High Z | Even-Byte | | | Н | Н | L | Н | L | Н | High Z | Odd-Byte | | Byte Write Access (8 bits) | Н | Н | L | L | Н | L | Do not care | Even-Byte | | | Н | Н | L | Н | Н | L | Do not care | Odd-Byte | | Word Read Access (16 bits) | Н | L | L | Χ | L | Н | Odd-Byte | Even-Byte | | Word Write Access (16 bits) | Н | L | L | Х | Н | L | Odd-Byte | Even-Byte | | Odd Byte Read Only (8 bits) | Н | L | Н | Х | L | Н | Odd-Byte | High Z | | Odd Byte Write Only (8 bits) | Н | L | Н | Χ | Н | L | Odd-Byte | Do not care | **Table 3-18. Common Memory Function** #### 3.7. True IDE Mode I/O Transfer Function The CompactFlash card can be configured in a True IDE Mode of operation. This CompactFlash card is configured in this mode only when the -OE input signal is grounded by the host when power is applied to the card. In True IDE Mode, the CF Card protocol and configuration are disabled and only I/O operations to the Task File and Data Register are allowed. In addition, No Memory or Attribute Registers are accessible to the host. **NOTE**: Removing and reinserting the CompactFlash Memory Card while the host computer's power is on will reconfigure the CompactFlash Card to PC Card ATA mode from the original True IDE Mode. To configure the CompactFlash Card in True IDE Mode, the 50-pin socket must be power cycled with the CompactFlash Card inserted and -OE (output enable) grounded by the host. Table 3-19 defines the function of the operations for the True IDE Mode. | <b>Function Code</b> | -CE2 | -CE1 | Α0 | -IORD | -IOWR | D15-D8 | D7-D0 | |------------------------|------|------|------|-------|-------|-----------------|------------------| | Invalid Mode | L | L | Х | Х | Х | High Z | High Z | | Standby Mode | Н | Н | Х | Х | Х | High Z | High Z | | Task File Write | Н | L | 1-7h | Н | L | Do not care | Data In | | Task File Read | Н | L | 1-7h | L | Н | High Z | Data Out | | Data Register Write | Н | L | 0 | Н | L | Odd-Byte<br>In | Even-Byte<br>In | | Data Register Read | Н | L | 0 | L | Н | Odd-Byte<br>Out | Even-Byte<br>Out | | Control Register Write | L | Н | 6h | Н | L | Do not care | Control In | | Alt Status Read | L | Н | 6h | L | Н | High Z | Status Out | Table 3-19. IDE Mode I/O Function # 4.ATA Drive Register Set Definition and Protocol The CompactFlash Memory Card can be configured as a high performance I/O device through the following ways: - Standard PC-AT disk I/O address spaces 1F0h-1F7h, 3F6h-3F7h (primary); 170h-177h, 376h-377h (secondary) with IRQ 14 (or other available IRQ). - Any system decoded 16-byte I/O block using any available IRQ. - Memory space. The communication to or from the CompactFlash Memory Card is done using the Task File registers, which provide all the necessary registers for control and status information. The PC Card interface connects peripherals to the host using four register mapping methods. Table 4-20 is a detailed description of these methods. Table 4-20. I/O Configurations | | | Standard C | onfigurations | | |--------------|--------------|------------|---------------|-------------| | Config Index | IO or Memory | Address | Drive # | Description | | | | · | i. | | |---|--------|------------------|----|------------------------------------| | 0 | Memory | 0-F, 400-7FF | 0 | Memory Mapped | | 1 | I/O | XX0-XXF | 0 | I/O Mapped 16 Contiguous Registers | | 2 | I/O | 1F0-1F7, 3F6-3F7 | 0 | Primary I/O Mapped Drive 0 | | 2 | I/O | 1F0-1F7, 3F6-3F7 | 1 | Primary I/O Mapped Drive 1 | | 3 | I/O | 170-177, 376-377 | 0 | Secondary I/O Mapped Drive 0 | | 3 | I/O | 170-177, 376-377 | 1 | Secondary I/O Mapped Drive 1 | # 4.1. I/O Primary and Secondary Address Configurations -REG A9-A4 **A3 A2** Α1 Α0 -IORD=0 -IOWR=0 Note 0 1F(17) 0 0 0 0 Even RD Data Even WR Data 1, 2 1 0 1F(17) 0 0 1 Error Register Features 1F(17) 1 Sector Count Sector Count 0 1F(17) 0 1 Sector No. Sector No. 0 Cylinder Low Cylinder Low 0 1F(17) 0 1 0 1F(17) 1 0 Cylinder High Cylinder High 1 Select Card/Head Select Card/Head 0 1F(17) 0 1 1 0 0 1F(17) 0 1 1 1 Status Command 3F(37) 1 1 Alt Status **Device Control** 3F(37) **Drive Address** Reserved Table 4-21. Primary and Secondary I/O Decoding - 1. Register 0 is accessed with -CE1 low and -CE2 low (and A0 = Do not care) as a word register on the combined Odd Data Bus and Even Data Bus (D15-D0). This register may also be accessed by a pair of byte accesses to the offset 0 with -CE1 low and -CE2 high. Note that the address space of this word register overlaps the address space of the Error and Feature byte-wide registers that lie at offset 1. When accessed twice as byte register with -CE1 low, the first byte to be accessed is the even byte of the word and the second byte accessed is the odd byte of the equivalent word access. - 2. A byte access to register 0 with -CE1 high and -CE2 low accesses the error (read) or feature (write) register. # 4.2. Contiguous I/O Mapped Addressing When the system decodes a contiguous block of I/O registers to select the CompactFlash Memory Card, the registers are accessed in the block of I/O space decoded by the system in Table 4-22. Table 4-22. Contiguous I/O Decoding | -REG | <b>A</b> 3 | A2 | <b>A</b> 1 | A0 | Offset | -IORD=0 | -IOWR=0 | Notes | |------|------------|----|------------|----|--------|--------------|--------------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | Even RD Data | Even WR Data | 1 | | 0 | 0 | 0 | 0 | 1 | 1 | Error | Features | 2 | | 0 | 0 | 0 | 1 | 0 | 2 | Sector Count | Sector Count | | |---|---|---|---|---|---|------------------|-------------------|---| | 0 | 0 | 0 | 1 | 1 | 3 | Sector No. | Sector No. | | | 0 | 0 | 1 | 0 | 0 | 4 | Cylinder Low | Cylinder Low | | | 0 | 0 | 1 | 0 | 1 | 5 | Cylinder High | Cylinder High | | | 0 | 0 | 1 | 1 | 0 | 6 | Select Card/Head | Select Card/Head | | | 0 | 0 | 1 | 1 | 1 | 7 | Status | Command | | | 0 | 1 | 0 | 0 | 0 | 8 | Dup Even RD Data | Dup. Even WR Data | 2 | | 0 | 1 | 0 | 0 | 1 | 9 | Dup. Odd RD Data | Dup. Odd WR Data | 2 | | 0 | 1 | 1 | 0 | 1 | D | Dup. Error | Dup. Features | 2 | | 0 | 1 | 1 | 1 | 0 | Е | Alt Status | Device Ctl | | | 0 | 1 | 1 | 1 | 1 | F | Drive Address | Reserved | | NOTES: 1. Register 0 is accessed with -CE1 low and -CE2 low (and A0 = Do not care) as a word register on the combined Odd Data Bus and Even Data Bus (D15-D0). This register may also be accessed by a pair of byte accesses to the offset 0 with -CE1 low and -CE2 high. Note that the address space of this word register overlaps the address space of the Error and Feature byte-wide registers that lie at offset 1. When accessed twice as byte register with -CE1 low, the first byte to be accessed is the even byte of the word and the second byte accessed is the odd byte of the equivalent word access. A byte access to register 0 with -CE1 high and -CE2 low accesses the error (read) or feature (write) register. - 2. Registers at offset 8, 9 and D are non-overlapping duplicates of the registers at offset 0 and 1. Register 8 is equivalent to register 0, while register 9 accesses the odd byte. Therefore, if the registers are byte accessed in the order 9 then 8 the data will be transferred odd byte then even byte. Repeated byte accesses to register 8 or 0 will access consecutive (even than odd) bytes from the data buffer. Repeated word accesses to register 8, 9 or 0 will access consecutive words from the data buffer. Repeated byte accesses to register 9 are not supported. However, repeated alternating byte accesses to registers 8 then 9 will access consecutive (even then odd) bytes from the data buffer. Byte accesses to register 9 access only the odd byte of the data. - 3. Address lines that are not indicated are ignored by the CompactFlash Memory Card for accessing all the registers in this table. # 4.3. Memory Mapped Addressing When the CompactFlash Memory Card registers are accessed via memory references, the registers appear in the common memory space window: 0-2K bytes as shown in Table 4-23. Table 4-23. Memory Mapped Decoding | -REG | A10 | A9-A4 | А3 | A2 | <b>A</b> 1 | Α0 | Offset | -OE=0 | -WE=0 | Notes | |------|-----|-------|----|----|------------|----|--------|--------------|--------------|-------| | 1 | 0 | Х | 0 | 0 | 0 | 0 | 0 | Even RD Data | Even WR Data | 1 | | 1 | 0 | Х | 0 | 0 | 0 | 1 | 1 | Error | Features | 2 | | 1 | 0 | Х | 0 | 0 | 1 | 0 | 2 | Sector Count | Sector Count | | | 1 | 0 | х | 0 | 0 | 1 | 1 | 3 | Sector No. | Sector No. | | |---|---|---|---|---|---|---|---|-------------------|-------------------|---| | 1 | 0 | Х | 0 | 1 | 0 | 0 | 4 | Cylinder Low | Cylinder Low | | | 1 | 0 | Х | 0 | 1 | 0 | 1 | 5 | Cylinder High | Cylinder High | | | 1 | 0 | Х | 0 | 1 | 1 | 0 | 6 | Select Card/Head | Select Card/Head | | | 1 | 0 | Х | 0 | 1 | 1 | 1 | 7 | Status | Command | | | 1 | 0 | Х | 1 | 0 | 0 | 0 | 8 | Dup. Even RD Data | Dup. Even WR Data | 2 | | 1 | 0 | Х | 1 | 0 | 0 | 1 | 9 | Dup. Odd RD Data | Dup. Odd WR Data | 2 | | 1 | 0 | Х | 1 | 1 | 0 | 1 | D | Dup. Error | Dup. Features | 2 | | 1 | 0 | Х | 1 | 1 | 1 | 0 | Е | Alt Status | Device Ctl | | | 1 | 0 | Х | 1 | 1 | 1 | 1 | F | Drive Address | Reserved | | | 1 | 1 | Х | Χ | Χ | Χ | 0 | 8 | Even RD Data | Even WR Data | 3 | | 1 | 1 | Х | Χ | Χ | Χ | 1 | 9 | Odd RD Data | Odd WR Data | 3 | NOTES: 1. Register 0 is accessed with -CE1 low and -CE2 low as a word register on the combined Odd Data Bus and Even Data Bus (D15-D0). This register may also be accessed by a pair of byte accesses to the offset 0 with -CE1 low and -CE2 high. Note that the address space of this word register overlaps the address space of the Error and Feature byte-wide registers that lie at offset 1. When accessed twice as byte register with -CE1 low, the first byte to be accessed is the even byte of the word and the second byte accessed is the odd byte of the equivalent word access. A byte access to address 0 with -CE1 high and -CE2 low accesses the error (read) or feature (write) register. - 2. Registers at offset 8, 9 and D are non-overlapping duplicates of the registers at offset 0 and 1. Register 8 is equivalent to register 0, while register 9 accesses the odd byte. Therefore, if the registers are byte accessed in the order 9 then 8 the data will be transferred odd byte then even byte. Repeated byte accesses to register 8 or 0 will access consecutive (even then odd) bytes from the data buffer. Repeated word accesses to register 8, 9 or 0 will access consecutive words from the data buffer. Repeated byte accesses to register 9 are not supported. However, repeated alternating byte accesses to registers 8 then 9 will access consecutive (even then odd) bytes from the data buffer. Byte accesses to register 9 access only the odd byte of the data. - 3. Accesses to even addresses between 400h and 7FFh access register 8. Accesses to odd addresses between 400h and 7FFh access register 9. This 1 KByte memory window to the data register is provided so that hosts can perform memory to memory block moves to the data register when the register lies in memory space. Some hosts, such as the X86 processors, must increment both the source and destination addresses when executing the memory to memory block move instruction. Some PC Card socket adapters also have auto incrementing address logic embedded within them. This address window allows these hosts and adapters to function efficiently. Note that this entire window accesses the Data Register FIFO and does not allow random access to the data buffer within the CompactFlash Memory Card. # 4.4. True IDE Mode Addressing When the CompactFlash Memory Card is configured in the True IDE Mode the I/O decoding is as listed in Table 4-24. | -CE2 | -CE1 | A2 | <b>A</b> 1 | Α0 | -IORD=0 | -IOWR=0 | |------|------|----|------------|----|------------------|------------------| | 1 | 0 | 0 | 0 | 0 | Even RD Data | Even WR Data | | 1 | 0 | 0 | 0 | 1 | Error Register | Features | | 1 | 0 | 0 | 1 | 0 | Sector Count | Sector Count | | 1 | 0 | 0 | 1 | 1 | Sector No. | Sector No. | | 1 | 0 | 1 | 0 | 0 | Cylinder Low | Cylinder Low | | 1 | 0 | 1 | 0 | 1 | Cylinder High | Cylinder High | | 1 | 0 | 1 | 1 | 0 | Select Card/Head | Select Card/Head | | 1 | 0 | 1 | 1 | 1 | Status | Command | | 0 | 1 | 1 | 1 | 0 | Alt Status | Device Control | | 0 | 1 | 1 | 1 | 1 | Drive Address | Reserved | Table 4-24. True IDE Mode I/O Decoding ### 4.5. ATA Registers **NOTE**: In accordance with the PCMCIA specification: each of the registers below which is located at an odd offset address may be accessed at its normal address and also the corresponding even address (normal address -1) using data bus lines (D15-D8) when -CE1 is high and -CE2 is low unless -IOIS16 is high (not asserted) and an I/O cycle is being performed. ### 4.5.1. Data Register (Address—1F0[170];Offset 0, 8, 9) The Data Register is a 16-bit register, and it is used to transfer data blocks between the CF card data buffer and the Host. This register overlaps the Error Register. Table 4-25 describes the combinations of data register access and is provided to assist in understanding the overlapped Data Register and Error/Feature Register rather than to attempt to define general PCMCIA word and byte access modes and operations. See the PCMCIA PC Card Standard Release 2.0 for definitions of the Card Accessing Modes for I/O and Memory cycles. **NOTE**: Because of the overlapped registers, access to the 1F1, 171 or offset 1 are not defined for word (-CE2 = 0 and -CE1 = 0) operations. Accesses to these locations are treated as accesses to the Word Data Register. The duplicated registers at offsets 8, 9 and Dh have no restrictions on the operations that can be performed by the socket. Table 4-25. Data Register | Data Register CE2- CE1- A0 Offset Data Bus | |--------------------------------------------| |--------------------------------------------| | Word Data Register | 0 | 0 | Х | 0,8,9 | D15-D0 | |------------------------|---|---|---|-------|--------| | Even Data Register | 1 | 0 | 0 | 0,8 | D7-D0 | | Odd Data Register | 1 | 0 | 1 | 9 | D7-D0 | | Odd Data Register | 0 | 1 | Х | 8,9 | D15-D8 | | Error/Feature Register | 1 | 0 | 1 | 1, Dh | D7-D0 | | Error/Feature Register | 0 | 1 | Х | 1 | D15-D8 | | Error/Feature Register | 0 | 0 | Х | Dh | D15-D8 | #### 4.5.2. Error Register (Address—1F1[171]; Offset 1, 0Dh Read Only) This register contains additional information about the source of an error when an error is indicated in bit 0 of the Status register. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|----|------|----|------|----|------| | BBK | UNC | 0 | IDNF | 0 | ABRT | 0 | AMNF | This register is also accessed on data bits D15-D8 during a write operation to offset 0 with -CE2 low and -CE1 high. Bit 7 (BBK) This bit is set when a Bad Block is detected. Bit 6 (UNC) This bit is set when an Uncorrectable Error is encountered. Bit 5 This bit is 0. **Bit 4 (IDNF)** The requested sector ID is in error or cannot be found. Bit 3 This bit is 0. Bit 2 (Abort) This bit is set if the command has been aborted because of a status condition: (Not Ready, Write Fault, etc.) or when an invalid command has been issued. Bit 1 This bit is 0. **Bit 0 (AMNF)** This bit is set in case of a general error. ## 4.5.3. Feature Register (Address—1F1[171]; Offset 1, 0Dh Write Only This register provides information regarding features of the CF card that the host can utilize. This register is also accessed on data bits D15-D8 during a write operation to Offset 0 with -CE2 low and -CE1 high (except in True IDE Mode operation). ### 4.5.4. Sector Count Register (Address—1F2[172]; Offset 2) This register contains the number of sectors of data requested to be transferred on a read or write operation between the host and the CompactFlash Memory Card. If the value in this register is zero, a count of 256 sectors is specified. If the command was successful, this register is zero at command completion. If not successfully completed, the register contains the number of sectors that need to be transferred in order to complete the request. #### 4.5.5. Sector Number (LBA 7-0) Register (Address—1F3[173]; Offset 3) This register contains the starting sector number or bits 7-0 of the Logical Block Address (LBA) for any CompactFlash Memory Card data access for the subsequent command. #### 4.5.6. Cylinder Low (LBA 15-8) Register (Address—1F4[174]; Offset 4) This register contains the low order 8 bits of the starting cylinder address or bits 15-8 of the Logical Block Address. #### 4.5.7. Cylinder High (LBA 23-16) Register (Address—1F5[175]; Offset 5) This register contains the high order bits of the starting cylinder address or bits 23-16 of the Logical Block Address. #### 4.5.8. Drive/Head (LBA 27-24) Register (Address 1F6[176]; Offset 6) The Drive/Head register is used to select the drive and head. It is also used to select LBA addressing instead of cylinder/head/sector addressing. The bits are defined as follows: | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----|----|-----|-----|-----|-----|-----| | D7 | | | | | | | | | 1 | LBA | 1 | DRV | HS3 | HS2 | HS1 | HS0 | Bit 7 This bit is set to 1. Bit 6 LBA is a flag to select either Cylinder/Head/Sector (CHS) or Logical Block Address Mode (LBA). When LBA=0, Cylinder/Head/Sector mode is selected. When LBA=1, Logical Block Address is selected. In Logical Block Mode, the Logical Block Address is interpreted as follows: LBA07-LBA00: Sector Number Register D7-D0. LBA15-LBA08: Cylinder Low Register D7-D0. LBA23-LBA16: Cylinder High Register D7-D0. LBA27-LBA24: Drive/Head Register bits HS3-HS0. Bit 5 This bit is set to 1. Bit 4 (DRV) This bit will have the following meaning. DRV is the drive number. When DRV=0, drive (card) 0 is selected When DRV=1, drive (card) 1 is selected. In PCMCIA Mode operation, Card 0 or 1 is selected using the copy field of the PC Card Socket and Copy configuration register. **Bit 3 (HS3)** When operating in the Cylinder, Head, Sector mode, this is bit 3 of the head number. It is Bit 27 in the Logical Block Address mode. **Bit 2 (HS2)** When operating in the Cylinder, Head, Sector mode, this is bit 2 of the head number. It is Bit 26 in the Logical Block Address mode. **Bit 1 (HS1)** When operating in the Cylinder, Head, Sector mode, this is bit 1 of the head number. It is Bit 25 in the Logical Block Address mode. **Bit 0 (HS0)** When operating in the Cylinder, Head, Sector mode, this is bit 0 of the head number. It is Bit 24 in the Logical Block Address mode. # 4.5.9. Status and Alternate Status Registers (Address 1F7[177] and 3F6[376]; Offsets 7 and Eh) These registers return the status when read by the host. Reading the Status register does clear a pending interrupt while reading the Auxiliary Status register does not. The meaning of the status bits are described as follows: | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|------|----|-----| | D7 | | | | | | | | | BUSY | RDY | DWF | DSC | DRQ | CORR | 0 | ERR | Bit 7 (BUSY) The busy bit is set when the Industrial ATA product has access to the command buffer and registers and the host is locked out from accessing the command register and buffer. No other bits in this register are valid when this bit is set to a 1. **Bit 6 (RDY)** RDY indicates whether the device is capable of performing operations requested by the host. This bit is cleared at power up and remains cleared until the Industrial ATA product is ready to accept a command. **Bit 5 (DWF)** This bit, if set, indicates a write fault has occurred. **Bit 4 (DSC)** This bit is set when the Industrial ATA product is ready. Bit 3 (DRQ) The Data Request is set when the Industrial ATA product requires that information be transferred either to or from the host through the Data register. Bit 2 (CORR) This bit is set when a Correctable data error has been encountered and the data has been corrected. This condition does not terminate a multi-sector read operation. Bit 1 (IDX) This bit is always set to 0. Bit 0 (ERR) This bit is set when the previous command has ended in some type of error. The bits in the Error register contain additional information describing the error. ### 4.5.10. Device Control Register (Address—3F6[376]; Offset Eh) This register is used to control the card interrupt request and to issue an ATA soft reset to the card. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|--------|------|----| | Х | X | X | Χ | 1 | SW Rst | -IEn | 0 | Bit 7 This bit is an X (Do not care). Bit 6 This bit is an X (Do not care). Bit 5 This bit is an X (Do not care). Bit 4 This bit is an X (Do not care). **Bit 3** This bit is ignored by the card. - Bit 2 (SW Rst) This bit is set to 1 in order to force the card to perform an AT Disk controller Soft Reset operation. This does not change the PC Card Configuration Registers (4.3.2 to 4.3.5) as a hardware Reset does. The card remains in Reset until this bit is reset to '0'. - Bit 1 (-IEn) The Interrupt Enable bit enables interrupts when the bit is 0. When the bit is 1, interrupts from the card are disabled. This bit also controls the Int bit in the Configuration and Status Register. This bit is set to 0 at power on and Reset. - **Bit 0** This bit is ignored by the card. #### 4.5.11. Card (Drive) Address Register (Address 3F7[377]; Offset Fh) This register is provided for compatibility with the AT disk drive interface. It is recommended that this register not be mapped into the host's I/O space because of potential conflicts on Bit 7. The bits are defined as follows: | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------|------|------|------|------|-------|-------| | Χ | -WTG | -HS3 | -HS2 | -HS1 | -HS0 | -nDS1 | -nDS0 | #### Bit 7 This bit is unknown. Implementation Note: - Conflicts may occur on the host data bus when this bit is provided by a Floppy Disk Controller operating at the same addresses as the Industrial ATA product. Following are some possible solutions to this problem for the PC Card implementation: - Locate the Industrial ATA product at a non-conflicting address (i.e., Secondary address (377) or in an independently decoded Address Space when a Floppy Disk Controller is located at the Primary addresses). - 2. Do not install a Floppy and an Industrial ATA product in the system at the same time. - 3. Implement a socket adapter that can be programmed to (conditionally) tri-state D7 of I/O address 3F7/377 when an Industrial ATA product is installed and conversely to tri-state D6-D0 of I/O address 3F7/377 when a floppy controller is installed. - 4. Do not use the Industrial ATA product's Drive Address register. This may be accomplished by either a) If possible, program the host adapter to enable only I/O addresses 1F0-1F7, 3F6 (or 170-177, 176) to the Industrial ATA product or b) if provided use an additional Primary/Secondary configuration in the Industrial ATA product that does not respond to accesses to I/O locations 3F7 and 377. With either of these implementations, the host software must not attempt to use information in the Drive Address Register. | Bit 6 (-WTG | ) This | hit is 0 v | when a | write or | neration i | is in ı | nrogress | otherwise. | it is 1 | |-------------|----------------|------------|---------|----------|------------|----------|-----------|--------------|----------| | | <i>)</i> 11113 | | wiiciia | WILL OF | peration i | 13 III I | Diogicss, | Olliel Wise, | 11 13 1. | | Bit 5 (-HS3) | This bit is the negation of bit 3 in the Drive/Head register. | |--------------|---------------------------------------------------------------| |--------------|---------------------------------------------------------------| Bit 4 (-HS2) This bit is the negation of bit 2 in the Drive/Head register. Bit 3 (-HS1) This bit is the negation of bit 1 in the Drive/Head register. Bit 2 (-HS0) This bit is the negation of bit 0 in the Drive/Head register. Bit 1 (-nDS1) This bit is 0 when drive 1 is active and selected. Bit 0 (-nDS0) This bit is 0 when the drive 0 is active and selected. # **5.CIS Description** This section describes the Card Information Structure (CIS) for the Cactus Technologies CompactFlash Memory Cards. **Table 6-26. Card Information Structure** | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | | |---------------------|------|--------------------------------------------|-----|----------------|------------|--------------------------|--------|----------------|--------|------------------------------------------------------------------------------|----------------------------------------|--| | 000h | 01h | CISTPL_DEVICE | | | | | | | | Device Info Tuple | Tuple Code | | | 002h | 03h | | | | | | | | | Link is 3 bytes | Link to next Tuple | | | 004h | D9h | Dev ID Type W Speed Dh = I/O 1 1h = 250ns | | | | | | • | | I/O Device, No WPS, 250ns | Device ID, WPS, Speed | | | 006h | 01h | | | 1x | | | 2 | 2K un | nits | 2 Kilobytes of Address Space | Device Size | | | 008h | FFh | | | Li | st En | d Mar | ker | | | End of Devices | End Marker | | | 00Ah | 1Ch | | | CIST | PL_C | EVIC | E_0 | С | | Other Conditions Info Tuple | Tuple Code | | | 00Ch | 04h | | | | | | | | | Link is 4 bytes | Link to next tuple | | | 00Eh | 02h | | | | erved<br>0 | l | | 3 | M<br>0 | Conditions: Dual voltage card, 3V operation is allowed, and WAIT is not used | 3 Volts Operation, Wait Function | | | 010h | D9h | ĺ | | D Typ<br>= I/O | е | W<br>1 | | Speed<br>=250r | | I/O Device, No WPS, Speed is 250 nsec with Wait | Device ID, WPS, Speed | | | 012h | 01h | | | 1x | | | 4 | 2K un | nits | 2Kilobytes of Address Space | Device Size | | | 014h | FFh | | | Li | st En | d Mar | ker | | | End of Devices | End Marker | | | 016h | 18h | | | CIS | TPL_ | JEDE | C_C | : | | JEDEC ID Common Mem | Tuple Code | | | 018h | 02h | | | | | | | | | Link is 2 bytes | Link Length | | | 01Ah | DFh | Р | CMC | CIA JE | DEC | Manu | ufactu | ırer's | ID | First Byte of JEDEC ID for Cactus PC<br>Card-ATA 12V | Byte 1, JEDEC ID of Device 1<br>(0-2K) | | | 01Ch | 01h | | | F | PC Ca | A Code<br>ard-A1<br>Requ | Α | | | Second Byte of JEDEC ID | Byte 2, JEDEC ID | | | 01Eh | 20h | | | CIS | STPL | _MAN | IFID | | | Manufacturer's ID Tuple | Tuple Code | | | 020h | 04h | | | | | | | | | Link is 4 bytes | Link Length | | | 022h | 00h | Low Byte of PCMCIA Manufacturer's Code | | | | | | | er's | JEDEC Manufacturer's ID | Low Byte of PCMCIA Mfg ID | | | 024h | 00h | High Byte of PCMCIA Manufacturer's Code | | | | | | factur | er's | Code of 0 because other byte is<br>JEDEC 1 byte Manufacturer's ID | High Byte of PCMCIA Mfg ID | | | 026h | 00h | Low Byte of Product Code | | | | | | ode | | Manufacturer specific info Low Byte Product 0 | | | | 028h | 00h | | Hi | igh By | te of | Produ | uct C | ode | | Manufacturer specific info | High Byte Product Code | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------------------|--------|--------|--------|--------|--------|--------|-----------------------------|--------------------------------------------------------------|-------------------------------| | 02Ah | 21h | CISTPL_FUNCID | | | | | NCID | | | Function ID Tuple | Tuple Code | | 02Ch | 02h | | | | | | | | | Link length is 2 bytes | Link to next tuple | | 02Eh | 04h | Function Type Code | | | | Code | е | | Disk Function | Function Code | | | 030h | 01h | R<br>0 P<br>1 | Attempt installation at Post P:Install at POST R:Reserved(0) | | | 032h | 22h | | | C | ISTPL | _FU | NCE | | | Function Extension Tuple | Tuple Code | | 034h | 02h | | | | | | | | | Link length is 2 bytes | Link to next tuple | | 036h | 01h | | isk F | unctio | on Ex | tensi | on Tu | ple T | ype | Extension tuple describes the<br>Interface Protocol | Extension Tuple Type for Disk | | 038h | 01h | | | Inte | rface | Туре | Code | е | | PC Card-ATA Interface | Extension Info | | 03Ah | 22h | | | CIS | STPL | _FUN | ICE | | | Function Extension tuple | Tuple Code | | 03Ch | 03h | | | | | | | | This tuple has 3 info bytes | Link Length | | | 03Eh | 02h | Di | sk Fu | ınctio | n Ext | ensic | n Tup | ole Ty | ре | Basic PCMCIA-ATA Extension tuple | Extension Tuple Type for Disk | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|-------------|----------|----------|----------|-------|-------|----|----|-----------------------------------------------------|-----------------------------------| | 040h | 04h | R | R | R | R | U | S | ١ | V | No Vpp, Silicon Drive with no | Basic ATA Option Parameters | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Unique Manufacturer/Serial Number combined string | | | | | | | | | | | | | V=0:No Vpp Required | | | | | | | | | | | | | S:Silicon, else Rotating | | | | | | | | | | | | | U:ID Drive Mfg/SN not Unique | | | 042h | 07h | R | 1 | Е | N | Р3 | P2 | P1 | P0 | All power down modes and power | Extended ATA Option Parameters | | | | | | | | | | | | commands are not needed to | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | minimize power. | | | | | | | | | | | | | P0:Sleep Mode Supported | | | | | | | | | | | | | P1:Standby Mode Supported P2:Idle Mode Supported | | | | | | | | | | | | | P3:No Drive Auto Power Control | | | | | | | | | | | | | N:Some Config includes 3X7 | | | | | | | | | | | | | E:Index Bit not Emulated | | | | | | | | | | | | | I:Twin -IOis16 unspecified | | | 044h | 1Ah | CISTPL_CONF | | | | | | | | Configuration Tuple | Tuple Code | | 046h | 05h | | | | | | | | | Link Length is 5 bytes | Link to next tuple | | 048h | 01h | | RFS | | RMS RAS | | | | | Size of Reserved Field is 0 bytes, | Size of fields byte (TPCC_SZ) | | | | | | | | | | | | Size of Register Mask is 1 Byte, | | | | | | 00 | | 00 | | | 01 | | Size of Config Base Address is 2 | | | | | | | | | | | | | bytes | | | | | | | | | | | | | RFS:Bytes in Reserved Field | | | | | | | | | | | ı | | RMS:Bytes in Reg Mask-1<br>RAS:Bytes in Base Addr-1 | | | 04Ah | 07h | | | - | ГРСС | : ΙΔς | T. | | | Entry with Config Index of 07h is | Last entry of configuration table | | U <del>T</del> AII | 0711 | | | | 11 00 | | ' ' | | | final entry in table | Last entry of configuration table | | 04Ch | 00h | | | TP( | CC_R | ADR | (Isb) | | | Configuration Registers are | Location of | | 04Eh | 02h | | | TPC | C_R | ADR ( | (msb) | | | located at 200h in Reg Space. | Config Registers | | 050h | 0Fh | R | R | R | R | S | Р | С | I | First 4 Configuration Registers are | TPCC_RMSK | | | | | | | | | | | | present | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | I:Configuration Index | | | | | | | | | | | | | C:Configuration and Status | | | | | | | | | | | | | P:Pin Replacement | | | | | | | | | | | | | S:Socket and Copy | | | | | | <u> </u> | <u> </u> | <u> </u> | | | | | R:Reserved for future use | | | 052h | 1Bh | CISTPL_CE | | | | | | | | Configuration Entry Tuple | Tuple Code | | 054h | 0Bh | | | | | | | | | Link to next tuple is 11 bytes. Also | Link to next tuple | | | | | | | | | | | | limits size of this tuple to 13 bytes. | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------|----------------------|-------|---------|--------|---------------------|-------|---------------------------|---------------------------------------|--------------------------| | 056h | C0h | I | D | | Cor | nfigur | ation Index | | | Memory Mapped I/O<br>Configuration | TPCE_INDX | | | | 1 | 1 | | | | 0 | | | Configuration Index for this entry is | | | | | | | | | | | | | Interface Byte follows this byte. | | | | | | | | | | | | | Default Configuration, so is not | | | | | | | | | | | | | dependent on previous Default | | | | | | | | | | | | | Configuration. | | | | | | | | | | | | | D:Default Configuration | | | | | | | | | | | | | I:Interface Byte Follows | | | 058h | C0h | W<br>1 | R<br>1 | P 0 | B<br>0 | lr | nterfa | се Ту | ре | Memory Only Interface(0), Bvd's | TPCE_IF | | | | | | | | | | | | and wProt not used, Ready/-Busy | | | | | | | | | | | 0 | | and Wait for memory cycles active. | | | | | | | | | | | | | B:Battery Volt Detects Not Used | | | | | | | | | | | | P:Write Protect Not Used | | | | | | | | | | | | | | R:Ready/-Busy Used | | | | | | | | | | | | | W:Wait Used for Memory Cycles | | | 05Ah | A1h | М | N | 1S | S IR IC | | Т | Р | | Vcc only Power; No Timing, I/O, or | TPCE_FS | | | | | | | | | | | | IRQ; | | | | | 1 | | 1 0 0 | | 0 | 1 | | 2 Byte Mem Space Length; | | | | | | | | | | | | | Misc Entry Present | | | | | | | | | | | | | P:Power info type | | | | | | | | | | | | | T:Timing info not present | | | | | | | | | | | | | IO:I/O space not used | | | | | | | | | | | | | IR:Interrupt not used | | | | | | | | | | | | | | MS:Mem space info type | | | | | | | | | | | | 1 | M:Misc info byte(s) present | | | 05Ch | 27h | R | DI | PI | ΑI | SI | HV | LV | NV | Nominal Voltage Follows | Power Parameters for Vcc | | | | | | | | | | | | NV:Nominal Voltage info present | | | | | | | | | | | | | LV:Mimimum Voltage info present | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | HB:Maximum Voltage info present | | | | | | | | | | | | | SI:No Static Current info | | | | | | | | | | | | | Al:No Average Current info | | | | | | | | | | | | | PI:Peak Current info present | | | | | | | | | | | | | DI:No Power Down Current info | | | 05Eh | 55h | Χ | | Mar | ntissa | | Exponent<br>5h = 1V | | | Vcc Nominal is 5 Volts | Vcc Nominal Value | | | | 0 | | Ah | = 5.0 | | | | | | | | 060h | 4Dh | Χ | Mantissa | | | | Exponent | | | Vcc Minimum is 4.5 Volts | Vcc Minimum Value | | | | 0 | 9h = 4.5 | | | | 5h = 1V | | | | | | 062h | 5Dh | Х | Mantissa<br>Bh = 5.5 | | | | Exponent<br>5h = 1V | | | Vcc Maximum is 5.5 Volts | Vcc Maximum Value | | | | 0 | | | | | | | | | | | 064h | 75h | X<br>0 | Mantissa<br>Eh = 8.0 | Exponent<br>5h = 10 | Max Average Current over 10 msec is 80 mA | Max Average Current | |------|-----|--------|-----------------------|---------------------|-------------------------------------------|-----------------------| | 066h | 08h | | Length in 256 bytes p | pages (Isb) | Length of Mem Space is 2 KB | TPCE_MS<br>Length LSB | | 068h | 00h | | Length in 256 bytes p | ages (msb) | Start at 0 on card | TPCE_MS | | | | | | | | Length MSB | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------|---------|---------|-----------------|---------|--------|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 06Ah | 21h | Х | R | Р | RO | Α | | Т | 1 | Power-Down, and Twin Card. T:Twin Cards Allowed is 1 A:Audio Not Supported | TPCE_MI | | | | 0 | 0 | 1 | 0 | 0 | | 1 | | RO:Read/Write Mode P:Power Down Supported R:Reserved X:No More Misc Fields Bytes | | | 06Ch | 1Bh | | | | CISTE | PL_C | E | | | Configuration Entry Tuple | Tuple Code | | 06Eh | 06h | | | | | | | | | Link to next tuple is 6 bytes. Also limits size of this tuple to 8 bytes. | Link to next tuple | | 070h | 00h | I | D | | Con | nfigur | ation | Index | ( | Memory mapped I/O 3.3V configuration. | TPCE_INDX | | | | 0 | 0 | | I | | 0 | ı | | | | | 072h | 01h | M | | 1S | IR | 10 | T | | P | P:Power info type<br>No Vpp | TPCE_FS | | 0745 | 041- | 0 | | 0 | 0 | 0 | 0 | | 1 | DI Deeds Organist lefe | TDOE DD | | 074h | 21h | 0 R | DI<br>0 | PI<br>1 | AI<br>0 | SI<br>0 | H<br>0 | LV<br>0 | NV<br>1 | PI:Peak Current Info<br>NV:Nominal Operation Supply<br>Voltage Info | TPCE_PD | | 076h | B5h | X<br>1 | | | ntissa<br>= 3.0 | | E | xpon<br>5h = | | Nominal Operation Supply Voltage = 3.0V | Nominal Operation Supply Voltage | | | | | | | | | | | | Extension Byte Present | | | 078h | 1Eh | X<br>0 | | | | 1Eh | l | | | +.30 | Nominal Operation Supply Voltage<br>Extension Byte | | 07Ah | 4Dh | X<br>0 | | | ntissa<br>= 4.5 | | | xpon<br>5h = | | Max Average Current over 10 msec is 45mA | Max Average Current | | 07Ch | 1Bh | | | | CIST | PL_C | E | | | Configuration Entry Tuple | Tuple Code | | 07Eh | 0Dh | | | | | | | | | Link to next tuple is 13 bytes. Also limits size of this tuple to 15 bytes. | Link to next tuple | | 080h | C1h | I | D | | Cor | nfigur | ation | Index | ( | I/O Mapped Contiguous 16 registers configuration | TPCE_INDX | | | | 1 | 1 | | | | 1 | | | Configuration Index for this entry is 1. Interface Byte follows this byte. Default Configuration, so is not dependent on previous Default Configuration. D:Default Configuration | | | 0001- | 445 | 147 | _ | Р | _ | luteufe e a Toure | I/O loste of a ca/d.) Possilla and a separate | TDOE IF | |-------|-----|-----|---|---|---|-------------------|-----------------------------------------------|---------| | 082h | 41h | W | R | 1 | В | Interface Type | I/O Interface(1), Bvd's and wProt | TPCE_IF | | | | | | | | | not used; Ready/-Busy active but | | | | | 0 | 1 | 0 | 0 | 1 | Wait not used for memory cycles. | | | | | | | | | | B:Battery Volt Detects Not Used | | | | | | | | | | P:Write Protect Not Used | | | | | | | | | | R:Ready/-Busy Used | | | | | | | | | | W:Wait Used for Memory Cycles | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------|---------|---------|-----------------|------|------------|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 084h | 99h | M<br>1 | MS<br>0 | IR<br>1 | 10 | | | T<br>D | | M: misc info present MS: no memory space info IR: Interrupt used IO: I/O space used T: No Timing info | Vcc Only Power Descriptors; No Timing; I/O and IRQ present; No Mem Space; Misc Entry Present P:Power info type T:Timing info present IO:I/O port info present IR:Interrupt info present MS:Mem space info type M:Misc info byte(s) present | | 086h | 27h | R<br>0 | O O | PI<br>1 | 0 | 0 | HV<br>1 | LV<br>1 | NV<br>1 | Nominal Voltage Follows NV:Nominal Voltage info LV:Mimimum Voltage info HB:Maximum Voltage info SI:No Static Current info AI:No Average Current info PI:Peak Current info DI:No Power Down Current info | Power Parameters for Vcc | | 088h | 55h | X<br>0 | | | ntissa<br>= 5.0 | | | xpon<br>5h = 1 | | Vcc Nominal is 5Volts | Vcc Nominal Value | | 08Ah | 4Dh | X<br>0 | | | ntissa<br>= 4.5 | | | xpon<br>5h = | | Vcc Minimum is 4.5 Volts | Vcc Minimum Value | | 08Ch | 5Dh | X<br>0 | | | ntissa<br>= 5.5 | | | xpon<br>5h = | | Vcc Maximum is 5.5Volts | Vcc Maximum Value | | 08Eh | 75h | X<br>0 | | | ntissa<br>= 8.0 | | | xpon<br>5h = | | Max Average Current over 10 msec is 80 mA | Max Average Current | | 090h | 64h | R<br>0 | S<br>1 | 1<br>1 | | IO A | AddeL<br>4 | ines | | Supports both 8 and 16 bit I/O hosts. 4 Address lines and no range so 16 registers and host must do all selection decoding. IOAddrLines:4 addresses decoded E:Eight bit only hosts supported S:Sixteen bit hosts supported R:Range Follows | TPCE_IO | | 092h | F0h | S | Р | L | М | ٧ | В | I | N | IRQ Sharing Logic Active in Card Control and Status Register, Pulse and | TPCE_IR | |------|-----|---|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | Level Mode Interrupts supported, Recommended IRQ's any of 0 through 15(F) S:Share Logic Active P:Pulse Mode IRQ Supported L:Level Mode IRQ Supported M:Bit Mask of IRQs Present V:No Vendor Unique IRQ B:No Bus Error IRQ I:No IO Check IRQ N:No Non-Maskable IRQ | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------|---------|---------|-----------------|---------|---------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 094h | FFh | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | IRQ Levels to be routed 0 - 15 recommended. | TPCE_IR Mask Extension Byte 1 | | 096h | FFh | F<br>1 | E<br>1 | D<br>1 | C<br>1 | B<br>1 | A<br>1 | 9 | 8 | Recommended routing to any "normal, maskable" IRQ. | TPCE_IR Mask Extension Byte 2 | | 098h | 21h | 0 | R<br>0 | P<br>1 | RO<br>0 | A<br>0 | | 1 | | Power-Down, and Twin Card. T:Twin Cards Allowed is 1 A:Audio Not Supported RO:Read/Write Mode P:Power Down Supported R:Reserved X:No More Misc Fields Bytes | TPCE_MI | | 09Ah | 1Bh | | | | CIST | PL_C | E | | | Configuration Entry Tuple | Tuple Code | | 09Ch | 06h | | | | | | | | | Link to next tuple is 6 bytes. Also limits size of this tuple to 8 bytes. | Link to next tuple | | 09Eh | 01h | 0 | D<br>0 | | Cor | nfigur | ation | Index | ( | I/O mapped contiguous 16 3.3V configuration | TPCE_INDX | | 0A0h | 01h | M<br>0 | | 1S<br>0 | IR<br>0 | 1O<br>0 | T<br>0 | | P<br>1 | P:Power info type<br>No Vpp | TPCE_FS | | 0A2h | 21h | R<br>0 | DI<br>0 | PI<br>1 | AI<br>0 | SI<br>0 | HV<br>0 | LV<br>0 | NV<br>1 | PI:Peak Current Info<br>NV:Nominal Operation Supply<br>Voltage Info | Power Parameters for Vcc | | 0A4h | B5h | X<br>1 | | | ntissa<br>= 3.0 | | E | xpon<br>5h = | | Nominal Operation Supply Voltage = 3.0V Extension Byte Present | Nominal Operation Supply Voltage | | 0A6h | 1Eh | X<br>0 | | | | 1Eh | 1 | | | +.30 | Nominal Operation Supply Voltage<br>Extension Byte | | 0A8h | 4Dh | X<br>0 | | | ntissa<br>= 4.5 | | | xpon<br>5h = | | Max Average Current over 10 msec is 45 mA | Max Average Current | | 0AAh | 1Bh | | | | CIST | PL_C | E | | | Configuration Entry Tuple | Tuple Code | | 0ACh | 12h | | | | | | | | | Link to next tuple is 18 bytes. Also limits size of this tuple to 20 bytes. | Link to next tuple | | 1 | 1 | | | | 1 | 1 | Ī | |------|-----|---|---|---|---------------------|------------------------------------------|-----------| | 0AEh | C2h | | I | D | Configuration Index | AT Fixed Disk Primary I/O Address | TPCE_INDX | | | | | | | | Configuration | | | | | - | 1 | 1 | 2 | Configuration Index for this entry is 2. | | | | | | | | | Interface Byte follows this byte. | | | | | | | | | Default Configuration | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------|--------|----------|-----------------|----|--------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 0B0h | 41h | W<br>0 | R<br>1 | P<br>0 | B<br>0 | lı | nterfa | ce Ty | ype | I/O Interface(1), Bvd's and wProt not used; Ready/-Busy active but Wait not used for memory cycles. B:Battery Volt Detects Not Used P:Write Protect Not Used R:Ready/-Busy Used W:Wait Not Used for Memory Cycles | TPCE_IF | | 0B2h | 99h | M 1 | | /IS<br>О | IR<br>1 | 10 | 0 | | P<br>1 | Vcc Only Power Description; No Timing; I/O and IRQ present; No Mem Space; Misc Entry present P:Power info type T:No Timing info present IO:I/O port info present IR:Interrupt info present MS:No Mem space info M:Misc info byte(s) present | TPCE_FS | | 0B4h | 27h | 0 O | 0 | PI<br>1 | 0 | 0 | HV | LV<br>1 | NV<br>1 | Nominal Voltage Follows NV:Nominal Voltage LV:Mimimum Voltage HB:Maximum Voltage SI:No Static Current info AI:No Average Current info PI:Peak Current DI:No Power Down Current info | Power Parameters for Vcc | | 0B6h | 55h | X<br>0 | | | ntissa<br>= 5.0 | | | xpor<br>5h = | | Vcc Nominal is 5Volts | Vcc Nominal Value | | 0B8h | 4Dh | X<br>0 | | | ntissa<br>= 4.5 | l | | Expor | | Vcc Minimal is 4.5Volts | Vcc Minimum Value | | 0BAh | 5Dh | X<br>0 | | | ntissa<br>= 5.5 | | | Expor<br>5h = | | Vcc Maximum is 5.5Volts | Vcc Maximum Value | | 0BCh | 75h | X<br>0 | | | ntissa<br>= 8.0 | | | xpor<br>5h = | | Max Average Current over 10 msec is 80 mA | Max Average Current | | 0BEh | EAh | R 1 | 1 | 1<br>1 | | | Addel | | | Supports both 8 and 16 bit I/O hosts. 10 Address lines with range so card will respond only to indicated (1F0-1F7, 3F6-3F7) on A9 through A0 for I/O cycles. IO AddrLines10 lines decoded E:Eight bit only hosts supported S:Sixteen bit hosts supported R:Range Follows | TPCE_IO | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | | 0C0h | 61h | L | .S | А | S | ١ | l Ranges - 1 | Number of Ranges is 2; Size of each | I/O Range Format Description | |------|-----|--------|-----|---------|--------|-------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | | | | 1 | : | 2 | | 1 | address is 2 bytes; Size of each length is 1 byte. AS:Size of Addresses 0:No Address Present 1:1Byte (8 bit) Addresses 2:2Byte (16 bit) Addresses 3:4Byte (32 bit) Addresses | | | | | | | | | | | LS:Size of length 0:No Lengths Present 1:1Byte (8 bit) Lengths 2:2Byte (16 bit) Lengths 3:4Byte (32 bit) Lengths | | | 0C2h | F0h | | 19 | st I/O | Base | Addr | ess (Isb) | First I/O Range base is | | | 0C4h | 01h | | 1s | t I/O E | Base . | Addre | ess (msb) | 1F0h | | | 0C6h | 07h | | 1 | st I/O | Ran | ge Le | ngth - 1 | 8 bytes total ==> 1F0-1F7h | I/O Length - 1 | | 0C8h | F6h | | 2r | nd I/O | Base | Addı | ress (Isb) | 2nd I/O Range base is | | | 0CAh | 03h | | 2n | d I/O I | Base | Addr | ess (msb) | 3F6h | | | 0CCh | 01h | | 21 | nd I/O | Ran | ge Le | ngth - 1 | 2 bytes total ==> 3F6-3F7h | I/O Length - 1 | | 0CEh | EEh | S<br>1 | P 1 | L<br>1 | M<br>0 | Re | commend IRQ<br>Level<br>Eh = 14 | IRQ Sharing Logic Active in Card Control and Status Register, Pulse and Level Mode Interrupts supported, Recommended IRQ's any of 0 through 15(F) | TPCE_IR | | | | | | | | | | S:Share Logic Active P:Pulse Mode IRQ Supported L:Level Mode IRQ Supported M:Bit Mask of IRQs not Supported M=0 so bits 3-0 are single level, binary encoded | | | 0D0h | 21h | Х | R | P | RO | Α | Т | Power-Down, and Twin Card. T:Twin Cards Allowed is 1 A:Audio Not Supported | TPCE_MI | | | | 0 | 0 | 1 | 0 | 0 | 1 | RO:Read/Write Mode P:Power Down Supported R:Reserved X:No More Misc Fields Bytes | | | 0D2h | 1Bh | | | | CISTI | PL_C | E | Configuration Entry Tuple | Tuple Code | | 0D4h | 06h | | | | | T L_OL | | Link to next tuple is 6 bytes. Also limits size of this tuple to 8 bytes. | Link to next tuple | | 0D6h | 02h | I | D | | Cor | nfiguration Index | | AT Fixed Disk Primary I/O 3.3V configuration | TPCE_INDX | | | | 0 | 0 | | | 2 | | | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|---|-----|-----|--------|--------|--------|--------|------|-------------------------------------------------------------------------|----------------------------------| | 0D8h | 01h | М | N | IS | IR | Ю | Т | | P | P:Power info type | TPCE_FS | | | | 0 | ( | 0 | 0 | 0 | 0 | | 1 | | | | 0DAh | 21h | R | DI | PI | Al | SI | HV | LV | NV | PI:Peak Current INfo<br>NV:Nominal Operation Supply<br>Voltage Info | Power Parameters for Vcc | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | | 0DCh | B5h | Χ | | Mai | ntissa | | Е | xpor | nent | Nominal Operation Supply Voltage | Nominal Operation Supply Voltage | | | | 1 | | 6h | = 3.0 | | | 5h = | | = 3.0V | | | | | | | | | | | | | Extension Byte Present | | | 0DEh | 1Eh | Х | | | | 1Eh | 1 | | | +.30 | Nominal Operation Supply Voltage | | | | 0 | | | | | | | | | Extension Byte | | 0E0h | 4Dh | Х | | Mai | ntissa | | Е | Expor | nent | Max Average Current over 10 msec | Max Average Current | | | | 0 | | 9h | = 4.5 | | | 5h = | | is 45mA | Ü | | 0E2h | 1Bh | | | | CIST | PL_C | E | | | Configuration Entry Tuple | Tuple Code | | 0E4h | 12h | | | | | | | | | Link to next tuple is 18 bytes. Also | Link to next tuple | | | | | | | | | | | | limits size of this tuple to 20 bytes. | • | | 0E6h | C3h | I | D | | Cor | nfigur | ation | Inde | X | AT Fixed Disk Secondary I/O Address Configuration | TPCE_INDX | | | | 1 | 1 | | | | 3 | | | Configuration Index for this entry is | | | | | | | | | | | | | 3. Interface Byte follows this byte. | | | | | | | | 1 | | | | | Default Configuration | | | 0E8h | 41h | W | R | Р | В | I | nterfa | ice Ty | /pe | I/O Interface(1), Bvd's and wProt not used; Ready/-Busy active but Wait | TPCE_IF | | | | 0 | 1 | 0 | 0 | | | 1 | | not used for memory cycles. | | | | | | | | | | | | | B:Battery Volt Detects Not Used | | | | | | | | | | | | | P:Write Protect Not Used | | | | | | | | | | | | | R:Ready/-Busy Used | | | | | | | | | | l _ | | _ | W:Wait Not Used for Memory Cycles | | | 0EAh | 99h | М | ı N | 1S | IR | Ю | T | | Р | Vcc Only Power Descriptors; No | TPCE_FS | | | | 1 | | 0 | 1 | 1 | 0 | | 1 | Timing; I/O and IRQ present; No<br>Mem Space; Misc Entry Present. | | | | | ' | | U | ' | ' | 0 | | 1 | P:Power info type | | | | | | | | | | | | | T:No Timing info present | | | | | | | | | | | | | IO:I/O port info present | | | | | | | | | | | | | IR:Interrupt info present | | | | | | | | | | | | | MS:No Mem space info type | | | | | | | | | | | | | M:Misc info byte(s) present | | | 1 | I | I | l | | I | l | I | | I | | | |------|-----|---|----|-----|--------|----|----|--------|-----|-------------------------------|--------------------------| | 0ECh | 27h | R | DI | PI | ΑI | SI | HV | LV | NV | Nominal Voltage Follows | Power Parameters for Vcc | | | | | | | | | | | | NV:Nominal Voltage info | | | | | | | | | | | | | LV:Mimimum Voltage info | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | HV:Maximum Voltage info | | | | | | | | | | | | | SI:No Static Current info | | | | | | | | | | | | | Al:No Average Current info | | | | | | | | | | | | | PI:Peak Current | | | | | | | | | | | | | DI:No Power Down Current info | | | 0EEh | 55h | Х | | Mar | ntissa | | Е | xpon | ent | Vcc Nominal is 5Volts | Vcc Nominal Value | | | | 0 | | Ah: | = 5.0 | | Ę | 5h = 1 | ١V | | | | 0F0h | 4Dh | Х | | Mar | ntissa | | Е | xpon | ent | Vcc Minimum is 4.5Volts | Vcc Minimum Value | | | | 0 | | | = 4.5 | | | 5h = 1 | | | | | Attribute<br>Offset | Data | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | | |---------------------|------|----|----------|-------|---------------------------------------------------------------------------|--------|-------|-------|-------|------|----------------------------------------------------------------------------|------------------------------|--| | 0F2h | 5Dh | Χ | | - | | ntissa | | E | Expor | nent | Vcc Maximum is 5.5Volts | Vcc Maximum Value | | | | | 0 | | E | 3h : | = 5.5 | j | | 5h = | 1V | | | | | 0F4h | 75h | Χ | | | | ntissa | | | Expor | | Max Average Current over 10 msec is | Max Average Current | | | | | 0 | | E | h: | = 1.0 | ) | | 5h = | 10 | 80 mA | | | | 0F6h | EAh | R | S | | | | | | Lines | | Supports both 8 and 16 bit I/O hosts. 10 Address lines with range so card | TPCE_IO | | | | | 1 | 1 | 1 | | | А | h = ' | 10 | | will respond only to indicated (170- | | | | | | | | | | | | | | | 177, 376-377) on A9 through A0 for | | | | | | | | | | | | | | | I/O cycles. IO AddrLines10 lines | | | | | | | | | | | | | | | decoded E:Eight bit only hosts supported | | | | | | | | | | | | | | | S:Sixteen bit hosts supported | | | | | | | | | | | | | | | R:Range Follows | | | | 0F8h | 61h | LS | <u> </u> | | AS | 3 | 1 | N Ra | nges | _1 | Number of Ranges is 2; Size of each | I/O Range Format Description | | | 01 011 | 0111 | | | | , , | | | 1114 | ngoo | • | address is 2 bytes; Size of each length | I/O Hange Format Description | | | | | 1 | | | 2 | | | | 1 | | is 1 byte. | | | | | | | | | | | | | | | AS:Size of Addresses | | | | | | | | | | | | | | | 0:No Address Present | | | | | | | | | | | | | | | 1:1Byte (8 bit) Addresses | | | | | | | | | | | | | | | 2:2Byte (16 bit) Addresses | | | | | | | | | | | | | | | 3:4Byte (32 bit) Addresses | | | | | | | | | | | | | | | LS:Size of length | | | | | | | | | | | | | | | 0:No Lengths Present | | | | | | | | | | | | | | | 1:1Byte (8 bit) Lengths | | | | | | | | | | | | | | | 2:2Byte (16 bit) Lengths | | | | | | | | | 3:4Byte (32 bit) Lengths t I/O Base Address (Isb) First I/O Range base is | | | | | | | | | | 0FAh | 70h | | | | | | | | . , | | First I/O Range base is | | | | 0FCh | 01h | | | | | | Addre | • | | | 170h | | | | 0FEh | 07h | | | 1st l | /O | Ran | ge Le | ngth | - 1 | | 8 bytes total ==> 170-177h | I/O Length - 1 | | | 100h | 76h | | 2 | nd I | 0 | Base | Addr | ess | (Isb) | | 2nd I/O Range base is | | | | 102h | 03h | | 21 | nd I/ | ) E | Base | Addre | ess ( | msb) | | 376h | | | | 104h | 01h | | | 2nd | /0 | Ran | ge Le | ngth | - 1 | | 2 bytes total ==> 376-377h | I/O Length - 1 | | | | l | | l _ | ١. | ١ | | | | |------|-----|---|-----|----|---|---------------|------------------------------------------|---------| | 106h | EEh | S | Р | L | М | Recommend IRQ | IRQ Sharing Logic Active in Card | TPCE_IR | | | | | | | | Level | Control and Status Register, Pulse | | | | | | | | | | and Level Mode Interrupts supported, | | | | | 1 | 1 | 1 | 0 | Eh = 14 | Recommended IRQ's any of 0 through | | | | | | | | | | 15(F) | | | | | | | | | | S:Share Logic Active | | | | | | | | | | P:Pulse Mode IRQ Supported | | | | | | | | | | L:Level Mode IRQ Supported | | | | | | | | | | M:Bit Mask of IRQs Not Present | | | | | | | | | | M=0 so bits 3-0 are single level, binary | | | | | | | | | | encoded | | | Attribute<br>Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description of Contents | CIS Function | |---------------------|------|--------|---------------------------------------|----|----|--------|---------------|------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|--------------------------| | 108h | 21h | Х | R | P | RO | A | | T | | Power-Down, and Twin Card. T:Twin Cards Allowed is 1 A:Audio Not Supported | TPCE_MI | | | | 0 | 0 | 1 | 0 | 0 | | 1 | | RO:Read/Write Mode P:Power Down Supported R:Reserved X:No More Misc Fields Bytes | | | 10Ah | 1Bh | | CISTPL_CE | | | | | | | Configuration Entry Tuple | Tuple Code | | 10Ch | 06h | | | | | | | | | Link to next tuple is 6 bytes. Also limits size of this tuple to 8 bytes. | Link to next tuple | | 10Eh | 03h | I | D Configuration Index | | | | | Inde | X | AT Fixed Disk Secondary I/O 3.3V configuration | TPCE_INDX | | | | 0 | 0 | | | | 3 | | | | | | 110h | 01h | M | | IS | IR | 10 | T | | | P:Power info type | TPCE_FS | | | | 0 | | 0 | 0 | 0 | 0 | | 1 | | | | 112h | 21h | R | DI | PI | Al | SI | HV | LV | NV | PI:Peak Current<br>NV:Nominal Operation Supply<br>Voltage | Power Parameters for Vcc | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | | 114h | B5h | X<br>1 | Mantissa<br>6h = 3.0 | | | E | Expor<br>5h = | | Nominal Operation Supply Voltage = 3.0V | Nominal Operation Supply Voltage | | | | | | | | | | | | | Extension Byte Present | | | 116h | 1Eh | X<br>0 | 1Eh +.30 | | | | | +.3 | 0 | Nominal Operation Supply Voltage<br>Extension Byte | | | 118h | 4Dh | X<br>0 | Mantissa Exponent<br>9h = 4.5 5h = 10 | | | | | - | | Max Average Current over 10 msec is 45mA | Max Average Current | | 11Ah | 1Bh | | CISTPL_CE | | | | | | | Configuration Entry Tuple | Tuple Code | | 11Ch | 04h | | | | | | | | | Link to next tuple is 4 bytes. | Link to next tuple | | 11Eh | 07h | Ι | I D Configuration Index | | | n Inde | ex | AT Fixed Disk Secondary I/O 3.3V configuration | TPCE_INDX | | | | | | 0 | 0 | | - | I | 7 | | | | | | 120h | 00h | М | | MS | IF | R | 10 | Т | Р | P:Power info type | TPCE_FS | | | | 0 | | 0 | 0 | | 0 | 0 | 0 | | | | 122h | 028h | | | | | | | | | Cactus Specific Code | Reserved | | 124h | 0D3h | | | | | | | | | Cactus Specific Code | Reserved | | 126h | 014h | | CISTPL_NO_LINK | | | | | | | Prevent Scan of Common Memory | Tuple Code | | 128h | 000h | | CISTPL_LINK | | | | | | | Link Length is 0 Bytes | Link to next tuple | | 12Ah | 015h | CISTPL_VERS_1 | Level 1 version/product info | Tuple Code | |------|------|---------------|------------------------------|--------------------| | 12Ch | 022h | CISTPL_LINK | Link Length is 21 Bytes | Link to next tuple | | 12Eh | 004h | TPPLV1_MAJOR | PCMCIA 2.0/JEIDA 4.1 | Major Version | | 130h | 001h | TPPLV1_MINOR | PCMCIA 2.0/JEIDA 4.1 | Minor Version | | 132h | 030h | | 0 | Info String 1 | | 134h | 030h | | 0 | | | 136h | 030h | | 0 | | | 138h | 030h | | 0 | | | 13Ah | 030h | | 0 | | | 13Ch | 030h | | 0 | | | 13Eh | 030h | | 0 | | | 140h | 030h | | 0 | | | 142h | 030h | | 0 | | | 144h | 000h | | Null Terminator | | | 146h | 043h | | С | Info String 2 | | 148h | 061h | | a | | | 14Ah | 063h | | С | | | 14Ch | 074h | | t | | | 14Eh | 075h | | u | | | 150h | 073h | | S | | | 152h | 020h | | 'space' | | | 154h | 04Bh | | К | | | 156h | 043h | | С | | | 158h | 032h | | 2 | | | 15Ah | 030h | | 0 | | | 15Ch | 031h | | 1 | | | 15Eh | 020h | | 'space' | | | 160h | 056h | | V | | | 162h | 065h | | е | | | 164h | 072h | | r | | | 166h | 031h | | 1 | | | 168h | 02Eh | | | | | 16Ah | 030h | | 0 | | | 16Ch | 030h | | 0 | | | 16Eh | 000h | | Null Terminator | | | 170h | 0FFh | CISTPL_END | End of CISTPL_VER_1 | End Marker | | 172h | 0FFh | CISTPL_END | End of CIS | Tuple Code | ## **Appendix A.Ordering Information** ### A.1.CompactFlash Memory Card Model KCXYZ-201 | Where: X is card capacities: 32M 32MB 64M 64MB 128M 128MB 256M 256MB 512M 512MB 1G 1GB 2G 2GB | |------------------------------------------------------------------------------------------------------| | 4G 4GB | | 8G 8GB | | Where Y is card configuration R Removable card F Fixed card | If your systems cannot accept bootable removed CF card (R), then please order Fixed CF card (F). ``` Where Z is temperature Blank ------ Standard temperature (0° C to +70° C) I ----- Extended temperature (-45° C to +90° C) ``` ### Example: | (1) | 512MB CF Removable | KC512MR-203 | |-----|--------------------------------|--------------| | ` ' | 1GB CF Removable Extended Temp | | | ` ' | 2GB CF Fixed | | | (4) | 128MB CF Fixed Extended Temp | KC128MFI-203 | ## **Appendix B.Technical Support Services** ### **B.1.Direct Cactus Technical Support** Cactus Technologies Limited Suite C, 15/F, Capital Trade Center 62 Tsun Yip Street, Kwun Tong Kowloon, Hong Kong Tel: +852-27972261 Fax: +852-27973777 Email: tech@cactus-tech.com # **Appendix C.Cactus Worldwide Sales Offices** Cactus Technologies Limited Suite C, 15/F, Capital Trade Center 62 Tsun Yip Street, Kwun Tong Kowloon, Hong Kong Tel: +852-27972277 Fax: +852-27973777 Email: sales@cactus-tech.com ## **Appendix D.Limited Warranty** #### I. WARRANTY STATEMENT Cactus Technologies warrants its Industrial Grade products only to be free of any defects in materials or workmanship that would prevent them from functioning properly for five years from the date of purchase. This express warranty is extended by Cactus Technologies Limited #### **II. GENERAL PROVISIONS** This warranty sets forth the full extent of Cactus Technologies' responsibilities regarding the Cactus Technologies Industrial Grade CompactFlash Card. In satisfaction of its obligations hereunder, Cactus Technologies, at its sole option, will either repair, replace or refund the purchase price of the product. NOTWITHSTANDING ANYTHING ELSE IN THIS LIMITED WARRANTY OR OTHERWISE, THE EXPRESS WARRANTIES AND OBLIGATIONS OF SELLER AS SET FORTH IN THIS LIMITED WARRANTY, ARE IN LIEU OF, AND BUYER EXPRESSLY WAIVES ALL OTHER OBLIGATIONS, GUARANTIES AND WARRANTIES OF ANY KIND, WHETHER EXPRESS OR IMPLIED, INCLUDING WITHOUT LIMITATION, ANY IMPLIED WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR INFRINGEMENT, TOGETHER WITH ANY LIABILITY OF SELLER UNDER ANY CONTRACT, NEGLIGENCE, STRICT LIABILITY OR OTHER LEGAL OR EQUITABLE THEORY FOR LOSS OF USE, REVENUE, OR PROFIT OR OTHER INCIDENTAL OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION PHYSICAL INJURY OR DEATH, PROPERTY DAMAGE, LOST DATA, OR COSTS OF PROCUREMENT OF SUBSTITUTE GOODS, TECHNOLOGY OR SERVICES. IN NO EVENT SHALL THE SELLER BE LIABLE FOR DAMAGES IN EXCESS OF THE PURCHASE PRICE OF THE PRODUCT, ARISING OUT OF THE USE OR INABILITY TO USE SUCH PRODUCT, TO THE FULL EXTENT SUCH MAY BE DISCLAIMED BY LAW. Cactus Technologies' products are not warranted to operate without failure. Accordingly, in any use of products in life support systems or other applications where failure could cause injury or loss of life, the products should only be incorporated in systems designed with appropriate redundancy, fault tolerant or back-up features. ### **III. WHAT THIS WARRANTY COVERS** For products found to be defective within five years of purchase, Cactus Technologies will have the option of repairing or replacing the defective product, if the following conditions are met: - A. The defective product is returned to Cactus Technologies for failure analysis as soon as possible after the failure occurs. - B. An incident card filled out by the user, explaining the conditions of usage and the nature of the failure, accompanies each returned defective product. - C. No evidence is found of abuse or operation of products not in accordance with the published specifications, or of exceeding storage or maximum ratings or operating conditions. All failing products returned to Cactus Technologies under the provisions of this limited warranty shall be tested to the product's functional and performance specifications. Upon confirmation of failure, each product will be analyzed, by whatever means necessary, to determine the root cause of failure. If the root cause of failure is found to be not covered by the above provisions, then the product will be returned to the customer with a report indicating why the failure was not covered under the warranty. This warranty does not cover defects, malfunctions, performance failures or damages to the unit resulting from use in other than its normal and customary manner, misuse, accident or neglect; or improper alterations or repairs. 52 v1.9 Cactus Technologies reserves the right to repair or replace, at its discretion, any product returned by its customers, even if such product is not covered under warranty, but is under no obligation to do so. Cactus Technologies may, at its discretion, ship repaired or rebuilt products identified in the same way as new products, provided such cards meet or exceed the same published specifications as new products. Concurrently, Cactus Technologies also reserves the right to market any products, whether new, repaired, or rebuilt, under different specifications and product designations if such products do not meet the original product's specifications. #### IV. RECEIVING WARRANTY SERVICE According to Cactus Technologies warranty procedure, defective product should be returned only with prior authorization from Cactus Technologies Limited Please contact Cactus Technologies Customer Service department with the following information: product model number and description, nature of defect, conditions of use, proof of purchase and purchase date. If approved, Cactus Technologies will issue a Return Material Authorization or Product Repair Authorization number. Ship the defective product to: Cactus Technologies Limited Suite C, 15/F, Capital Trade Center 62 Tsun Yip Street, Kwun Tong Kowloon, Hong Kong